- Full Look Ahead for High-Speed Operations on Long Words - Arithmetic Operating Modes: - Addition - Subtraction - Shift Operand A One Position - Magnitude Comparison - Twelve Other Arithmetic Operations - Logic Function Modes: - Exclusive-OR - Comparator - AND, NAND, OR, NOR - Package Options Include Plastic Small-Outline (N) Packages, Ceramic (FK) Chip Carriers, Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs, and Ceramic (JW) 600-mil DIPs #### description The SN54AS181B and SN74AS181A arithmetic logic units (ALUs)/function generators have a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4-bit words as shown in Tables 1 and 2. These operations are selected by the four function-select (S0, S1, S2, and S3) lines and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries are enabled by applying a low-level voltage to the mode-control (M) input. A full carry look-ahead scheme is used to generate fast, simultaneous carry by means of two cascade ( $\overline{G}$ and $\overline{P}$ ) outputs for the four bits in the package. #### SN54AS181B . . . JT OR JW PACKAGE SN74AS181A . . . N OR NT PACKAGE (TOP VIEW) SN54AS181B . . . FK PACKAGE (TOP VIEW) NC - No internal connection If high speed is not important, a ripple-carry $(C_n)$ input and a ripple-carry $(C_{n+4})$ output are available. The ripple-carry delay is minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry. The SN54AS181B and SN74AS181A accommodate active-high or active-low data if the pin designations are interpreted as follows: | PIN NUMBER | 2 | 1 | 23 | 22 | 21 | 20 | 19 | 18 | 9 | 10 | 11 | 13 | 7 | 16 | 15 | 17 | |----------------------------|----|----|----------------|----|----|----|----|----|----|----|----|----|------------------|----------------------|----|----| | Active-low data (Table 1) | Ā0 | B0 | <del>A</del> 1 | B1 | A2 | B2 | A3 | В3 | F0 | F1 | F2 | F3 | Cn | C <sub>n + 4</sub> | Р | G | | Active-high data (Table 2) | A0 | В0 | A1 | B1 | A2 | B2 | АЗ | В3 | F0 | F1 | F2 | F3 | $\overline{C}_n$ | $\overline{C}_{n+4}$ | X | Υ | Subtraction is accomplished by 1's complement addition where the 1's complement of the subtrahend is generated internally. The resultant output is A-B-1, which requires an end-around or forced carry to provide A-B. #### description (continued) The SN54AS181B and SN74AS181A also can be used as comparators. The A = B output is internally decoded from the function (F0, F1, F2, F3) outputs so that when two words of equal magnitude are applied at the A and B inputs, the output assumes a high level to indicate equality (A = B). The ALU must be in the subtract mode with $C_n$ = H when performing this comparison. The A = B output is open collector so that it can be wire-AND connected to give a comparison for more than four bits. $C_{n+4}$ also can be used to supply relative magnitude information. The ALU must be placed in the subtract mode by placing the function-select inputs S3, S2, S1, and S0 at L, H, H, and L, respectively. | INPUT<br>C <sub>n</sub> | OUTPUT<br>C <sub>n + 4</sub> | ACTIVE-LOW DATA<br>(Figure 1) | ACTIVE-HIGH DATA (Figure 2) | |-------------------------|------------------------------|-------------------------------|-----------------------------| | Н | Н | A≥B | $A \leq B$ | | Н | L | A < B | A > B | | L | Н | A > B | A < B | | L | L | $A \leq B$ | $A \ge B$ | These circuits not only incorporate all of the designer's requirements for arithmetic operations, but also provide 16 possible functions of two Boolean variables without using external circuitry. These logic functions are selected by the four function-select inputs with M at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusive-OR, NAND, AND, NOR, and OR functions. TYPICAL ADDITION TIME (CL = 15 pF, RL = 280 $\Omega$ , TA = 25°C) | 1 | | · <u>-</u> | | | | |---|-------------------|----------------------------------|---------|-----------------------------------|------------------------------| | | | ADDITION | PACK | AGE COUNT | | | | NUMBER<br>OF BITS | TIME USING<br>'S181 AND<br>'S182 | ALUs | LOOK-AHEAD<br>CARRY<br>GENERATORS | CARRY METHOD<br>BETWEEN ALUS | | | 1 to 4 | 11 ns | 1 | | None | | | 5 to 8 | 18 ns | 2 | | Ripple | | | 9 to 16 | 19 ns | 3 or 4 | 1 | Full look ahead | | | 17 to 64 | 28 ns | 5 to 16 | 2 to 5 | Full look ahead | The SN54AS181B is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN74AS181A is characterized for operation from 0°C to 70°C. #### application note An application-specific problem has been identified in the SN54AS181B device. The F0–F4 outputs exhibit voltage transients when one or more B-data inputs transition from a high to a low state. The resultant voltage transients can have an amplitude of 2 V relative to $V_{OL}$ with a width of 5 ns at an input threshold of 1.5 V. The transient pulse occurs coincidentally with the high-to-low transition of the B-data input(s) and appears to be caused by internal coupling. In system operations in which this device is used, it is likely that transmission-line effects minimize this anomaly. Narrow width of the voltage transient makes the pulse transparent to most circuitry; however, in certain applications, the transients can cause system errors. ## logic symbol† $<sup>\</sup>dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the JT, JW, N, and NT packages. #### logic diagram Pin numbers shown are for the JT, JW, N, and NT packages. #### signal designations In Figures 1 and 2, the polarity indicators ( □ ) indicate that the associated input or output is active low with respect to the function shown inside the symbol. The symbols are the same in both figures. The signal designations in Figure 1 agree with the indicated internal functions based on active-low data and are for use with the logic functions and arithmetic operations shown in Table 1. The signal designations have been changed in Figure 2 to accommodate the logic functions and arithmetic operations for the active-high data given in Table 2. The SN54AS181B and SN74AS181A together with the 'S182 can be used with the signal designation of either Figure 1 or Figure 2. Table 1 | | SEL E | CTION | | | ACTIVE-LOW DA | ATA | |----|-------|-------|----|-----------------------------|----------------------------------|-----------------------------------------| | | SELE | CHON | | M = H | M = L; ARITHME | ETIC OPERATIONS | | S3 | S2 | S1 | S0 | LOGIC<br>FUNCTIONS | C <sub>n</sub> = L<br>(no carry) | C <sub>n</sub> = H<br>(with carry) | | L | L | L | L | $F = \overline{A}$ | F = A MINUS 1 | F = A | | L | L | L | Н | $F = \overline{AB}$ | F = AB MINUS 1 | F = AB | | L | L | Н | L | $F = \overline{A} + B$ | $F = A\overline{B}$ MINUS 1 | $F = A\overline{B}$ | | L | L | Н | Н | F = 1 | F = MINUS 1 (2's COMP) | F = ZERO | | L | Н | L | L | $F = \overline{A + B}$ | $F = A PLUS (A + \overline{B})$ | $F = A PLUS (A + \overline{B}) PLUS 1$ | | L | Н | L | Н | $F = \overline{B}$ | $F = AB PLUS (A + \overline{B})$ | $F = AB PLUS (A + \overline{B}) PLUS 1$ | | L | Н | Н | L | $F = \overline{A \oplus B}$ | F = A MINUS B MINUS 1 | F = A MINUS B | | L | Н | Н | Н | $F = A + \overline{B}$ | $F = A + \overline{B}$ | $F = (A + \overline{B}) PLUS 1$ | | Н | L | L | L | $F = \overline{A}B$ | F = A PLUS (A + B) | F = A PLUS (A + B) PLUS 1 | | Н | L | L | Н | $F = A \oplus B$ | F = A PLUS B | F = A PLUS B PLUS 1 | | Н | L | Н | L | F = B | F = AB PLUS (A + B) | $F = A\overline{B} PLUS (A + B) PLUS 1$ | | Н | L | Н | Н | F = A + B | F = (A + B) | F = (A + B) PLUS 1 | | Н | Н | L | L | F = 0 | F = A PLUS A <sup>†</sup> | F = A PLUS A PLUS 1 | | Н | Н | L | Н | $F = A\overline{B}$ | F = AB PLUS A | F = AB PLUS A PLUS 1 | | Н | Н | Н | L | F = AB | F = AB PLUS A | F =AB PLUS A PLUS 1 | | Н | Н | Н | Н | F = A | F = A PLUS 1 | F = A PLUS 1 | <sup>†</sup> Each bit is shifted to the next more significant position. Table 2 | | CEL E | STION | | | ACTIVE-HIGH DA | ATA | |----|-------|-------|----|-----------------------------|----------------------------------|-----------------------------------------| | | SELE | SHON | | M = H | M = L; ARITHME | ETIC OPERATIONS | | S3 | S2 | S1 | S0 | LOGIC<br>FUNCTIONS | C <sub>n</sub> = H<br>(no carry) | C <sub>n</sub> = L<br>(with carry) | | L | L | L | L | $F = \overline{A}$ | F = A | F = A PLUS 1 | | L | L | L | Н | $F = \overline{A + B}$ | F = A + B | F = (A+ B) PLUS 1 | | L | L | Н | L | $F = \overline{A}B$ | $F = A + \overline{B}$ | $F = (A + \overline{B}) PLUS 1$ | | L | L | Н | Н | F = 0 | F = MINUS 1 (2's COMPL) | F = ZERO | | L | Н | L | L | $F = \overline{AB}$ | F = A PLUS AB | F = A PLUS AB PLUS 1 | | L | Н | L | Н | $F = \overline{B}$ | F = (A + B) PLUS AB | F =( A + B) PLUS AB PLUS 1 | | L | Н | Н | L | $F = A \oplus B$ | F = A MINUS B MINUS 1 | F = A MINUS B | | L | Н | Н | Н | $F = A\overline{B}$ | $F = A\overline{B}$ MINUS 1 | $F = A \overline{B}$ | | Н | L | L | L | $F = \overline{A} + B$ | F = A PLUS AB | F = A PLUS AB PLUS 1 | | Н | L | L | Н | $F = \overline{A \oplus B}$ | F = A PLUS B | F = A PLUS B PLUS 1 | | Н | L | Н | L | F = B | $F = (A + \overline{B}) PLUS AB$ | $F = (A + \overline{B})$ PLUS AB PLUS 1 | | Н | L | Н | Н | F = AB | F = AB MINUS 1 | F = AB | | Н | Н | L | L | F = 1 | F = A PLUS A <sup>†</sup> | F = A PLUS A PLUS 1 | | Н | Н | L | Н | $F = A + \overline{B}$ | F = (A + B) PLUS A | F = (A + B) PLUS A PLUS 1 | | Н | Н | Н | L | F = A + B | $F = (A + \overline{B}) PLUS A$ | $F = (A + \overline{B}) PLUS A PLUS 1$ | | Н | Н | Н | Н | F = A | F = A MINUS 1 | F = A | <sup>†</sup> Each bit is shifted to the next more significant position. # SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS SDAS209B - DECEMBER 1982 - REVISED DECEMBER 1994 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | 7 \ | |-------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> | 7 \ | | Off-state output voltage (A = B output only) | | | Operating free-air temperature range, T <sub>A</sub> : SN54AS181B | | | SN74AS181A | 0°C to 70°C | | Storage temperature range | -65°C to 150°€ | #### recommended operating conditions | | | | SN | 54AS18 | 1B | SN | 74AS18 | 1A | UNIT | |----------------|--------------------------------|---------------------------------------------|-----|--------|-----|-----|--------|-----|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | | 2 | | | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | Vон | High-level output voltage | A = B output only | | | 5.5 | | | 5.5 | V | | | High level output ourrent | All outputs except A = B and $\overline{G}$ | | | -2 | | | -2 | mA | | ЮН | High-level output current | G | | | -3 | | | -3 | mA | | 1 | Low lovel output oursest | All outputs except G | | | 20 | | | 20 | A | | IOL | Low-level output current | G | | | 48 | | | 48 | mA | | T <sub>A</sub> | Operating free-air temperature | | -55 | | 125 | 0 | | 70 | °C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS SDAS209B - DECEMBER 1982 - REVISED DECEMBER 1994 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | TEST CONF | NTIONS | SN | 54AS18 | 1B | SN | 74AS18 | 1A | UNIT | | |------------------|-----------------------------------------------|---------------------------------------------|--------------------------|--------------------|------------------|------|--------------------|------------------|------|------|--| | | PARAMETER | TEST CONE | DITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNII | | | VIK | | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | | V | Any output except A = B | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | ) | | V | | | VOH | G | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | 2.4 | 3.4 | | 2.4 | 3.4 | | V | | | Voi | Any output except G | V00 - 4 5 V | I <sub>OL</sub> = 20 mA | | 0.3 | 0.5 | | 0.3 | 0.5 | V | | | VOL | G | VCC = 4.5 V | I <sub>OL</sub> = 48 mA | | 0.4 | 0.5 | | 0.4 | 0.5 | V | | | IOH | A = B | $V_{CC} = 4.5 \text{ V},$ | V <sub>OH</sub> = 5.5 V | | | 0.1 | | | 0.1 | mA | | | | М | | | | | 0.1 | | | 0.1 | | | | ļ., | Any A or B | V <sub>CC</sub> = 5.5 V, | \/ı = <b>7</b> \/ | | | 0.3 | | | 0.3 | mA | | | 11 | Any S | vCC = 5.5 v, | V = I V | | | 0.4 | | | 0.4 | IIIA | | | | C <sub>n</sub> | | | | | 0.6 | | | 0.6 | | | | | М | | | | | 20 | | | 20 | | | | ļ | Any A or B | V <sub>CC</sub> = 5.5 V, | \/ı = 2.7.\/ | | | 60 | | | 60 | | | | IН | Any S | vCC = 5.5 v, | V = 2.7 V | | | 80 | | | 80 | μΑ | | | | C <sub>n</sub> | | | | | 120 | | | 120 | | | | | М | | | | | -0.5 | | | -2 | | | | 1 | Any A or B | \/ | \/. 0.4\/ | | | -1.5 | | | -6 | A | | | lır. | Any S | V <sub>CC</sub> = 5.5 V, | V = 0.4 V | | | -2 | | | -8 | mA | | | | C <sub>n</sub> | | | | | -3 | | | -12 | | | | 1 <sub>0</sub> ‡ | All outputs except $A = B$ and $\overline{G}$ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | -45 | -112 | -30 | -45 | -112 | mA | | | | G | | | | | -125 | -30 | | -125 | | | | ICC | | V <sub>CC</sub> = 5.5 V | | | 74 | 117 | | 135 | 200 | mA | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. ### switching characteristics (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS† | V <sub>C</sub><br>C <sub>L</sub><br>R <sub>L</sub><br>T <sub>A</sub><br>SN54A | UNIT | | | | | |------------------|------------------------------------------------------------|--------------------|------------------------------------------------------|-------------------------------------------------------------------------------|----------|-----|----------|-----|--| | | | | | MIN | MAX | MIN | MAX | | | | <sup>t</sup> PLH | 6 | | | 3 | 9 | 2 | 9 | | | | t <sub>PHL</sub> | C <sub>n</sub> | C <sub>n + 4</sub> | | 2 | 7 | 2 | 9 | ns | | | t <sub>PLH</sub> | Any $\overline{A}$ or $\overline{B}$ | C <sub>n + 4</sub> | M = 0, $S1 = S2 = 0$ , $S0 = S3 = 4.5 V (SUM mode)$ | 2 | 16<br>14 | 2 | 12<br>12 | ns | | | tPHL<br>tPLH | | | M = 0, S1 = S3 = 0, | 3 | 18 | 4 | 16 | | | | t <sub>PHL</sub> | Any $\overline{A}$ or $\overline{B}$ | C <sub>n + 4</sub> | S1 = S2 = 4.5 V (DIFF mode) | 3 | 14.5 | 2 | 16 | ns | | | t <sub>PLH</sub> | _ | _ | | 3 | 10.5 | 3 | 9 | | | | t <sub>PHL</sub> | C <sub>n</sub> | Any <del>F</del> | M = 0 (SUM or DIFF mode) | 3 | 10 | 3 | 9 | ns | | | <sup>t</sup> PLH | = | G | M = 0, $S1 = S2 = 0$ , | 3 | 9.5 | 2 | 8 | | | | t <sub>PHL</sub> | Any $\overline{A}$ or $\overline{B}$ | G | S0 = S3 = 4.5 V (SUM mode) | 2 | 7 | 2 | 7 | ns | | | <sup>t</sup> PLH | Any A or B | G | M = 0, $S1 = S3 = 0$ , | 3 | 12 | 2 | 9.5 | ns | | | <sup>t</sup> PHL | Ally A OI B | <u> </u> | S1 = S2 = 4.5 V (DIFF mode) | 2 | 9 | 2 | 9 | 113 | | | t <sub>PLH</sub> | Any $\overline{\overline{A}}$ or $\overline{\overline{B}}$ | P | M = 0, $S1 = S2 = 0$ , | 3 | 9.5 | 2 | 8 | ns | | | <sup>t</sup> PHL | Ally A of B | ' | S0 = S3 = 4.5 V (SUM mode) | 2 | 7.5 | 2 | 8 | | | | <sup>t</sup> PLH | Any $\overline{\overline{A}}$ or $\overline{\overline{B}}$ | P | M = 0, $S1 = S3 = 0$ , | 3 | 12 | 2 | 10 | ns | | | tPHL | , - | | S1 = S2 = 4.5 V (DIFF mode) | 3 | 8.5 | 2 | 10 | | | | <sup>t</sup> PLH | Ai or Bi | Fi | M = 0, $S1 = S2 = 0$ , $S0 = S3 = 4.5 V (SUM mode)$ | 3 | 11 | 2 | 9.5 | ns | | | tPHL | | | <u>`</u> | 3 | 13.5 | 2 | 10.5 | | | | tPLH | Ai or Bi | Fi | M = 0, $S1 = S3 = 0$ , $S1 = S2 = 4.5 V (DIFF mode)$ | 3 | 11 | 2 | 10.5 | ns | | | t <sub>PHL</sub> | | | 32 (2 111000) | 3 | 16 | 2 | 11 | | | | t <sub>PHL</sub> | Ai or Bi | Fi | M = 4.5 V (LOGIC mode) | 3 | 10 | 2 | 11 | ns | | | t <sub>PLH</sub> | | | M = 0, S1 = S3 = 0, | 2 | 19 | 4 | 21 | | | | t <sub>PHL</sub> | Any $\overline{A}$ or $\overline{B}$ | A = B | S1 = S2 = 4.5 V (DIFF mode) | 3 | 22 | 4 | 21 | ns | | <sup>†</sup> Refer to the parameter measurement information tables for the SUM-, DIFF-, and LOGIC-mode test tables. <sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### PARAMETER MEASUREMENT INFORMATION ## SUM-MODE TEST TABLE (Function Inputs: S0 = S3 = 4.5 V. S1 = S2 = M = 0) | PARAMETER | INPUT<br>UNDER | | R INPUT<br>IE BIT | OTHER DA | ATA INPUTS | OUTPUT<br>UNDER | OUTPUT<br>WAVEFORM | |--------------------------------------|----------------|----------------|-------------------|-------------------------|--------------------------------------|--------------------------------|--------------------| | PARAMETER | TEST | APPLY<br>4.5 V | APPLY<br>GND | APPLY<br>4.5 V | APPLY<br>GND | TEST | (See Note 1) | | t <sub>PLH</sub> | Āi | Bi | None | Remaining<br>A and B | Cn | Fi | In phase | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Bi | Āi | None | Remaining<br>A and B | Cn | Fi | In phase | | t <sub>PLH</sub> | Āi | Bi | None | None | Remaining<br>A and B, C <sub>n</sub> | P | In phase | | t <sub>PLH</sub> | Bi | Āi | None | None | Remaining<br>A and B, C <sub>n</sub> | P | In phase | | t <sub>PLH</sub> | Āi | None | Bi | Remaining<br>B | Remaining<br>A, C <sub>n</sub> | G | In phase | | t <sub>PLH</sub> | Bi | None | Āi | Remaining<br>B | Remaining<br>A, C <sub>n</sub> | G | In phase | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Cn | None | None | All A | All B | Any F<br>or C <sub>n + 4</sub> | In phase | | <sup>t</sup> PLH<br><sup>t</sup> PHL | <del>A</del> i | None | Bi | Rem <u>ai</u> ning<br>B | Remaining<br>Ā, C <sub>n</sub> | C <sub>n + 4</sub> | Out of phase | | t <sub>PLH</sub> | Bi | None | Āi | Remaining<br>B | Remaining<br>A, C <sub>n</sub> | C <sub>n + 4</sub> | Out of phase | #### PARAMETER MEASUREMENT INFORMATION #### | DARAMETER | INPUT | OTHER<br>SAME | - | OTHER DA | ATA INPUTS | OUTPUT | OUTPUT | | |------------------|----------------|-----------------|----------------|--------------------|-----------------------------------|----------------------|--------------------------|--| | PARAMETER | UNDER<br>TEST | APPLY<br>4.5 V | APPLY<br>GND | APPLY<br>4.5 V | APPLY<br>GND | UNDER<br>TEST | WAVEFORM<br>(See Note 1) | | | tPLH | _<br>Ai | None | <br>Bi | Rem <u>a</u> ining | Remaining | -<br>Fi | In phase | | | t <sub>PHL</sub> | 7.0 | 140110 | Δ' | А | B, C <sub>n</sub> | '' | III pilase | | | t <sub>PLH</sub> | <u>-</u><br>Bi | | None | Rem <u>a</u> ining | Remaining | Fi | Out of phase | | | <sup>t</sup> PHL | D1 | \(\alpha\) | TVOTIC | А | B, C <sub>n</sub> | '' | Out of priase | | | t <sub>PLH</sub> | | None | <u> </u> | None | Remaining | _<br>P | In phase | | | t <sub>PHL</sub> | Ai | None | ы | None | A and B, C <sub>n</sub> | ' | птрпазе | | | <sup>t</sup> PLH | —<br>Bi | _<br>Ai | None | None | Remaining | P | Out of phase | | | <sup>t</sup> PHL | ы | \(\sigma\) | None | None | A and B, C <sub>n</sub> | ' | Out of priase | | | t <sub>PLH</sub> | | | None | None | Remaining | G | In phase | | | <sup>t</sup> PHL | Al | ы | None | None | A and B, C <sub>n</sub> | G | iii piiase | | | <sup>t</sup> PLH | Bi | None | -<br>Ai | None | Remaining | G | Out of phase | | | <sup>t</sup> PHL | ы | None | ΛI | None | A and B, C <sub>n</sub> | O . | Out of priase | | | <sup>t</sup> PLH | | None | <u></u> | Rem <u>a</u> ining | Remaining | A = B | In phase | | | <sup>t</sup> PHL | Ai | None | | Ā | B, C <sub>n</sub> | 7-5 | пт рпазс | | | <sup>t</sup> PLH | <u>-</u><br>Bi | _<br>Ai | None | Rem <u>aining</u> | Remaining | A = B | Out of phase | | | <sup>t</sup> PHL | ы | \(\frac{1}{2}\) | None | А | B, C <sub>n</sub> | Λ-Β | Out of priase | | | <sup>t</sup> PLH | | None | None | _ All _ | None | C <sub>n + 4</sub> _ | In phase | | | t <sub>PHL</sub> | C <sub>n</sub> | None | NOTIE | A and B | None | or any F | iii pilase | | | <sup>t</sup> PLH | Āi | Bi | None | None | Remaining | <u> </u> | Out of phase | | | <sup>t</sup> PHL | Al | DI | None | None | Ā, B, C <sub>n</sub> | C <sub>n + 4</sub> | Out of phase | | | t <sub>PLH</sub> | Bi | None | <del>A</del> i | None | Remaining | C <sub>n + 4</sub> | In phase | | | <sup>t</sup> PHL | , Di | 140110 | 7.11 | 140110 | $\overline{A}, \overline{B}, C_n$ | ∽n + 4 | iii piiaoo | | ### LOGIC-MODE TEST TABLE (Function Inputs: S1 = S2 = M = 4.5 V, S0 = S3 = 0) | | | ` | • | | | | | | |------------------|----------------|-------------------------|--------------|-----------------------|-------------------------|-----------------|--------------------|--| | PARAMETER | INPUT<br>UNDER | OTHER INPUT<br>SAME BIT | | OTHER DA | ATA INPUTS | OUTPUT<br>UNDER | OUTPUT<br>WAVEFORM | | | PARAMETER | TEST | APPLY<br>4.5 V | APPLY<br>GND | APPLY APPLY GND 4.5 V | | TEST | (See Note 1) | | | tPLH | | —<br>Bi | None | None | Remaining | -<br>Fi | Out of phase | | | t <sub>PHL</sub> | 7 (1 | Β. | 110110 | 110110 | A and B, C <sub>n</sub> | | Out of pridoo | | | t <sub>PLH</sub> | —<br>Bi | <del>_</del> Ai | None | None | Remaining | -<br>Fi | Out of phase | | | tPHL | ы | Ai | None | None | A and B, C <sub>n</sub> | | Out of phase | | #### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_f = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 3. Load Circuits and Voltage Waveforms ti.com 6-Jun-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | SN54AS181BJT | OBSOLETE | CDIP | JT | 24 | | TBD | Call TI | Call TI | | SN74AS181ADW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS181ADWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS181ADWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS181ADWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS181AN | OBSOLETE | PDIP | N | 24 | | TBD | Call TI | Call TI | | SN74AS181ANT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | SN74AS181ANTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | SNJ54AS181BFK | OBSOLETE | LCCC | FK | 28 | | TBD | Call TI | Call TI | | SNJ54AS181BJT | OBSOLETE | CDIP | JT | 24 | | TBD | Call TI | Call TI | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 #### NT (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE #### **24 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. #### N (R-PDIP-T24) #### PLASTIC DUAL-IN-LINE - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-010 #### N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE #### 24 PIN SHOWN - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-011 - D. Falls within JEDEC MS-015 (32 pin only) ## DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated