### XIO2000A ### **EVM Guide** Literature Number: SCPU029A August 2006 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | | | | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated ### **Contents** | 1 | Over | Overview | | | | | | |---|------|-----------|-------------------------------------------------------------------------|---------|--|--|--| | | 1.1 | Overvi | ew | 1-2 | | | | | 2 | EVM | Feature | 98 | 2-1 | | | | | | 2.1 | EVM F | -eatures | 2-2 | | | | | | | 2.1.1 | PCI Express Connector | 2-2 | | | | | | | 2.1.2 | PCI Add-In Slots | 2-2 | | | | | | | 2.1.3 | EEPROM Interface | 2-3 | | | | | | | 2.1.4 | Test Header | 2-3 | | | | | | | 2.1.5 | CLKRUN | 2-4 | | | | | | | 2.1.6 | LEDs | 2-4 | | | | | 3 | FAQ/ | Trouble | shooting | 3-1 | | | | | | 3.1 | | Fails to Assign Memory Window to Bridge | | | | | | | 3.2 | | ots Only Support INTA | | | | | | | 3.3 | Syster | n Turns on when PCI Card is Inserted into the EVM or when the EVM is ot | Plugged | | | | | | 3.4 | | To Do if EVM is Not Working | | | | | | | | 3.4.1 | Check EVM Power | | | | | | | | 3.4.2 | Check If Bridge Is Link Training | | | | | | | | 3.4.3 | Check If Bridge Has Been Configured | | | | | | | | 3.4.4 | Check Devices Downstream From Bridge | | | | | | 4 | EVM | Bill of N | Materials | 4-1 | | | | | - | 4.1 | | Bill of Materials | | | | | | 5 | EVM | Schem | atics | 5-1 | | | | | | | | Schematics | | | | | ## Chapter 1 ### Overview | Topi | | Page | |------|----------|------| | 1.1 | Overview | 1-2 | SCPU029A XIO2000A EVM 1-1 #### 1.1 Overview The XIO2000A Evaluation Board (EVM) implements a Peripheral Component Interconnect (PCI) Express to a PCI bridge circuit using the Texas Instruments XIO2000A PCI Express to PCI Bus Translation Bridge. Designed as an x1 addin card, it is routed on FR4 as a standard 4-layer (2 signals, 1 power, and 1 ground) board with a $100-\Omega$ differential impedance ( $50-\Omega$ single-ended) using standard routing guidelines and requirements.<sup>1</sup> Power for the XIO2000A EVM and any PCI add-in card connected to the EVM is provided or derived from the standard voltages provided on the PCI Express connector. Power for the 3.3-V and 12-V rails is provided directly from the add-in connector, while regulators are present to derive 1.5-V (for the XIO2000A) and 5-V and -12-V (for the PCI slots). Upon request, gerber files for the EVM can be provided that illustrate techniques which achieve fan-out (of the $\mu^*BGA$ ), use of split power planes, placement of filters and other critical components, and methods used to match lengths on PCI and PCI Express signals on a standard 4-layer board. A Bill of Materials and Schematics are provided to show the design of this particular EVM. See Chapter 4 for the Bill of Materials. See Chapter 5 for the schematics. #### Note: Observe proper ESD procedures when handling the EVM. Failure to observe proper procedures may result in damage either to the EVM or the XIO2000A silicon which may cause the board to malfunction. <sup>&</sup>lt;sup>1</sup> As specified in the *PCI Express Electromechanical Specification*, revision 1.0a and the *PCI Local Bus Specification*, revision 2.3 ### Chapter 2 # **EVM Features** | Topic | > | Р | age | |-------|--------------|---|-----| | 2.1 | EVM Features | | 2-2 | SCPU029A XIO2000A EVM 2-1 #### 2.1 EVM Features #### 2.1.1 PCI Express Connector The EVM is designed as a half-width PCI Express add-in card. The card fits into any standard x1, x2, x4, x8, or x16 add-in connector that is compliant with the *PCI Express Electromechanical Specification* revision 1.0a. In addition to the standard transmit–and–receive pairs, the connector must supply 3.3–V, 12 V, $\overline{\text{PERST}}$ , a 100–MHz differential clock, and $V_{AUX}$ . The $\overline{\text{WAKE}}$ signal is also supported by the EVM although, as an optional pin, the system is not required to support this signal. The height of the board is nonstandard due to the presence of PCI slots. Inserting PCI add-in cards into the EVM will, in most cases, prohibit the EVM from being placed in a case. If possible, provide some mechanical support to the EVM. Otherwise, the weight of PCI add-in cards can strain the board in the PCI Express add-in slot and may result in the board making poor contact with the connector. Poor connector contact can lead to signal integrity issues. #### 2.1.2 PCI Add-In Slots The XIO2000A EVM provides three standard PCI add-in slots. While reversible, these slots, as shipped, are keyed as 5-V slots and provide a 5-V VIO clamping voltage that provides accessibility to any 5-V or universally keyed PCI add-in cards. All standard voltages (3.3-V, 5-V, 12-V, and -12 V) are provided through the PCI connectors, enabling standard PCI add-in cards to function without requiring external power. Cards placed into the PCI add-in slots must be inserted into the slots in accordance with labeling on the EVM. Referencing the component side of the EVM as front and the PCI express edge connector as down, the boards must be inserted with the component side of the board down and the mounting bracket to the left of the EVM. Inserting either a 3.3-V card or a universally keyed card into the EVM backwards will damage the EVM and possibly the add-in card as well. The PCI bus only operates at 66-MHz when 66-MHz-capable PCI add-in cards are placed in the socket. If a 33-MHz card is inserted into the socket, then the XIO2000A detects the presence of the lower speed device and automatically sets the bus speed to 33-MHz. If 66-MHz operation is desired, place no more than two add-in cards into board slots. (This limitation is due to bus loading issues inherent to the PCI specification.) If a third 66-MHz device is added to the bus, signal integrity may still permit proper functioning of the interface, but such functionality cannot be assured and is beyond the scope of this document. Two of the reserved pins on the PCI add-in connectors are used to route $\overline{PME}$ and $V_{AUX}$ to any add-in cards. These assignments, while not part of the PCI Local Bus Specification, are used by many in the industry as de facto standards and must not interfere with any add-in cards. If cards are used that employ these terminals for other purposes, the following modifications may be made to the EVM to isolate the signals from the PCI add-in connectors: - PME (routed to reserved terminal A19 on each connector). Remove resistors R55, R53, and R54 (for slots 0, 1, and 2, respectively). - □ V<sub>AUX</sub> (routed to reserved terminal A14 on each connector). Remove resistors R50, R51, and R52 (for slots 0, 1, and 2, respectively). #### 2.1.3 EEPROM Interface Each XIO2000A EVM provides an on-board EEPROM. As shipped, each EEPROM is programmed with values that will allow the EVM to function in most systems. The EEPROM interface is left as programmable (not write-protected) so that EEPROM contents may be modified for testing other optional settings. TI recommends that you do not change the EEPROM values. To change EEPROM contents, use the EEPROM access registers as detailed in the XIO2000A data manual or request the TI EEPROM access tool. #### 2.1.4 Test Header Each XIO2000A EVM provides accessibility to the GPIO pins on the XIO2000A. From header J1, all eight GPIOs have external visibility and can be used in any manner consistent with their functionality as detailed in the XIO2000A data manual. All GPIO signals are labeled on the header and are terminated with an on-board pullup resistor. If the EEPROM interface detailed in the previous section is in use, then GPIO4 and GPIO5 can be configured and used for this purpose. The EEPROM interface can be removed from the XIO2000A by removing resistors R28 and R29. This allows these GPIO pins to be used for another purpose, although any configuration done by the EEPROM will then have to be done in some other fashion. While removing R28 and R29 will physically disconnect the EEPROM from GPIO4/GPIO5 to release the pins from this functionality, GPIO5 must be held low at the deassertion of PERST. Because no pulldown is available for this purpose, the pin must be externally shorted at boot time (deassertion of reset) by shorting J1 pin 8 to J1 pin 11. Once the system has booted, this short may be removed and GPIO4 and GPIO5 will be available for other uses. Pin 9 on the J1 header is a global reset (GRST) for the XIO2000A. Driving this pin low will cause all the registers and state-machines within the XIO2000A to return to a default power-up state. This pin generally must remain disconnected. Pin 12 is an access point for the PME signal and may be used to externally wire this signal to any PCI add-in card that has the signal available but does not route the signal to pin A19 on the PCI expansion connector. Pin 2 on the connector is a 3.3-V test point and pin 11 is a ground test point. These signals may be used to externally toggle GPIOs for any required testing. SCPU029A XIO2000A EVM 2-3 #### 2.1.5 **CLKRUN** The CLKRUN (clock run) signal is a power-saving mechanism (defined in the *PCI Mobile Design Guide*) which functions to stop the PCI bus clock when the bus is idle. Because devices which do not support this protocol are unable to restart the system clock, this feature is disabled by default on the XIO2000A EVM. This feature may be enabled to function with PCI add-in cards that also support this feature. Enabling $\overline{\text{CLKRUN}}$ requires that resistor R24 be populated with a 0805 form factor 10-k $\Omega$ resistor. When this option is populated at the de-assertion of the reset pin, GPIO1 will internally map to $\overline{\text{CLKRUN}}$ . When this happens, GPIO1 will be unavailable for other purposes. An external wire must then be connected from GPIO1/ $\overline{\text{CLKRUN}}$ (available on J1 pin 2) to all add-in cards being tested with this functionality. #### 2.1.6 LEDs | The XIO2000A EVM has LEDs onboard to indicate availability of power and | |-------------------------------------------------------------------------| | status of certain control signals. The onboard LEDs are as follows: | - ☐ D1 5-V power indicator - D2 1.5-V (**Note:** this LED will generally not light due to absence of LED with $V_f = 1.5 \text{ V}$ ) - $\square$ D3 3.3-V power indicator - ☐ D4 12-V power indicator - □ D5 PCI Express PERST indicator (power on, reset asserted) - $\Box$ D6 PCI Express WAKE indicator (power on, WAKE asserted) - D7 PCI PME indicator (any PCI add-in card that has PME line asserted) ### FAQ/Troubleshooting #### To use the EVM: - 1) Plug the PCI add-in cards into the EVM, oriented as indicated on the board. - 2) Place the EVM into a PCI express add-in slot. - 3) Turn on the system. From the operating system perspective, the XIO2000A appears to be a standard PCI-to-PCI bridge (PCI header type 1) and the OS will configure the bridge and any devices behind the bridge accordingly using legacy PCI configuration transactions. Following sections of this chapter describe issues that may impair use of the bridge in a system. | C raye | |---------------------------------------------------------------------------------------------| | BIOS Fails to Assign Memory Window to Bridge | | x16 Slots Only Support INTA | | System Turns on when PCI Card is Inserted into the EVM or when the EVM is Plugged into Slot | | What To Do if EVM is Not Working | | | SCPU029A XIO2000A EVM 3-1 #### 3.1 BIOS Fails to Assign Memory Window to Bridge Microsoft operating systems (OS) generally attempt to respect the resource allocations made by system BIOS. The XIO2000A may use a memory window to access some registers used by the device. If the Microsoft OS determines that the BIOS failed to assign a memory window to the XIO2000A, it will assume that one cannot be assigned and that the device is nonfunctional. Consequently, these devices will never be configured or assigned resources. If Bit 5 of PCI register C8h is set, then the bridge has a writeable BAR at offset 10h for accessing the Memory Mapped TI Proprietary Registers. This failure can be determined by examining the device manager in the OS. If failure has occurred, the bridge will appear banged out and if the bridge properties are examined, the OS will reveal that this device could not find enough free resources. #### 3.2 x16 Slots Only Support INTA Because the x16 PCI express add-in slots are designed as a graphics expansion port, many only support a single interrupt ( $\overline{\text{INTA}}$ ), since this is the only interrupt that will be required by a graphics card. The XIO2000A EVM supports all interrupts and balances interrupt loading by rotating the interrupts to each add-in slot as required by the *PCI Local Bus Specification*. Accordingly, any PCI add-in card behind the bridge that asserts an interrupt other than $\overline{\text{INTA}}$ will not be serviced as the interrupt is not supported by the chipset. Consequently, the add-in card will fail. Any devices that do not require interrupts or that only assert $\overline{\text{INTA}}$ (as routed to the specific slot they are placed in) will still function normally. SCPU029A XIO2000A EVM 3-3 ### 3.3 System Turns on when PCI Card is Inserted into the EVM or when the EVM is Plugged into Slot As mentioned previously, $\overline{PME}$ is routed on the EVM to the various PCI slots through a reserved pin that many PCI add-in cards use for this purpose. On occasion, when a PCI card is inserted into the EVM (while the EVM is plugged into a board), the add-in card may be inserted in such a way as to pull the $\overline{PME}$ line low on the EVM. When this happens, the XIO2000A sees a PCI device trying to wake the system and will appropriately assert $\overline{WAKE}$ , which may cause the system to turn on. Similarly, when the EVM is inserted into the slot, $V_{AUX}$ from the connector may not have had enough time to pull the $\overline{PME}$ line high (as dictated by the onboard pullup resistors), yet $V_{AUX}$ may have powered the XIO2000A, which now samples $\overline{PME}$ as low and again wakes the system. This is a limitation of the inability to appropriately power the pullup resistors before the XIO2000A is powered. If this occurs, turn power to the system off and reboot to ensure the EVM receives a clean reset from the system. #### 3.4 What To Do if EVM is Not Working #### 3.4.1 Check EVM Power Diodes D1, D3, and D4 show the status of the 5-V, 3.3-V, and 12-V rails, respectively. 1.5 V may be probed on the top pad of C44 (directly next to U3), and -12 V may be probed from the bottom pin of C101 (at the top of the board). A ground reference is available at J2 pin 11. If any of these voltages fail, a problem is likely to occur with EVM functionality. The XIO2000A requires 3.3-V and 1.5-V, other voltages are supplied for use by PCI add-in cards, and PCI VIO is by default 5 V (which will cause the entire PCI bus to be clamped to 0.7 V if this voltage is not present). If any of these voltages fail, it is likely that the EVM won't function because: | | The XIO2000A will not be powered. | |--------|---------------------------------------------------------| | | The add-in card will not be powered. | | $\Box$ | Neither the XIO2000A or the ads-in card will be powered | All voltages have resettable fuses to prevent overcurrent conditions. If a particular power rail fails, then perform the following: - Detach all devices from the EVM. - 2) Remove the EVM from the system. - 3) Wait for 30 minutes before trying again. #### 3.4.2 Check If Bridge Is Link Training If the system does not boot, remove all PCI add-in cards from the EVM and try again. If the system hangs before the OS loads, then probably the system and the EVM are having difficulty completing link training (probably an issue with signal integrity on the differential pairs). If a PCI Express analyzer is unavailable, then try a different express slot or a different system. Re-check the 1.5-V rail and examine the differential clock on an oscilloscope to ensure it is clean. If link training successfully completes, the system will boot and the XIO2000A will appear in the device manager. If the bridge does not appear in the device manager, then the system may not have detected the presence of the bridge, perform the previous checks again. Also, if the PCI add-in cards have enough weight and there is no mechanical support, the EVM may flex and some components may crack or become disconnected. Check the coupling capacitors on the EVM transmit lines (C40 and C41). These 0.1- $\mu$ F 0402 components have a tendency to crack if enough weight is put on the board; they will need to be replaced if they are damaged. SCPU029A XIO2000A EVM 3-5 #### 3.4.3 Check If Bridge Has Been Configured Once the bridge is communicating with the system, the BIOS and/or the OS are expected to configure the bridge for proper operation. As the bridge appears to software to be a standard PCI-to-PCI bridge, most existing BIOS and OS software must be capable of configuring the bridge with no special considerations for PCI Express. In addition to the memory window the bridge requests for internal resources, the following items are required for bridge operation: | que<br>tior | ests for internal resources, the following items are required for bridge opera-<br>n: | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ⊐ | Command register $-$ PCI offset 0x4: The bus master enable (bit 2), memory enable (bit 1), and I/O enable (bit 0) must be set to enable the bridge to send upstream transactions. | | _ | Cache line size register – PCI offset 0xC: Must be set to the cache line size for the system. Failure to set this bit will not cause the bridge to fail but will cause the bridge to limit all upstream transactions to 1 DWord. | | _ | Primary, secondary, and subordinate bus numbers — PCI offsets 0x18, 0x19, and 0x1A: The bridge must have the bus numbers configured so that it can determine which transactions are targeting the bridge, which transactions are targeting devices directly attached to the bridge, and which transactions are farther downstream from the bridge. | | | I/O base and limit registers and I/O base upper 16 bits and I/O limit upper 16 bits registers — PCI offsets 0x1C, 0x1D, 0x30 and 0x32: If any devices downstream from the bridge require I/O resources, the bridge must be programmed with a window that contains the I/O resources of all devices downstream. Failure to program these windows will cause the bridge to respond to I/O transactions with a response of Unsupported Request. Any transactions initiated on the secondary side of the bus that fall within this range will not be claimed by the bridge. The I/O window for the XIO2000A has a minimum size of 4K bytes and is naturally 4K-aligned. Typically, most systems use only 16-bit addressing for I/O transactions, so the upper base and limit registers remain 0. | | | Memory base and memory limit registers — PCI offsets 0x20 and 0x22. Similar to the I/O base and limit registers, the bridge must be programmed with a memory address window containing the nonprefetchable memory resources of all downstream PCI devices requiring nonprefetchable memory. Memory windows have a minimum size of 1M Byte and are naturally 1M-aligned. The bridge does not claim either a memory transaction initiated from upstream that does not fall within its memory window nor memory transactions initiated downstream that do fall within its memory window. | | | Prefetchable memory base, prefetchable memory limit, prefetchable base upper 32-bit, and prefetchable limit upper 32-bit registers — PCI offsets 0x24, 0x26, 0x28, and 0x2C: Identical to the memory base and limit registers but for prefetchable memory resources. | | | | Depending on desired functionality, other PCI registers on the XIO2000A may have to be configured. Consult the XIO2000A data manual for a description of the previous registers, or for any other XIO2000A registers. #### 3.4.4 Check Devices Downstream from Bridge Once the bridge is communicating and is properly configured, check if devices downstream from the bridge have been configured as required. Check the Windows Device Manager to determine if the device drivers have been loaded or if other problems exist with the device. Once you have performed these checks, you can perform PCI transactions on the bus and examine them with any standard PCI analyzer. SCPU029A XIO2000A EVM 3-7 ### **Chapter 4** ### **EVM Bill of Materials** | Topi | Topic 4.1 EVM Bill of Materials | | | |------|----------------------------------|-----|--| | 4.1 | EVM Bill of Materials | 4-1 | | SCPU029A XIO2000A EVM 4-1 #### 4.1 EVM Bill of Materials Evaluation board bill of materials as assembled. Unused options (e.g., 3.3-V VIO) are not populated and not listed. | Item | Qty | Reference | Part | Manufacturer | Part # | Package | Toler-<br>ance | |------|-----|-------------------------|------------------------|--------------|--------|---------|----------------| | 1 | 3 | C1, C10,<br>C13 | 1-μF capacitor | | | 402 | 10% | | 2 | 3 | C2, C11,<br>C14 | 0.01-μF capaci-<br>tor | | | 402 | 10% | | 3 | 4 | C3, C12,<br>C15, C38 | 1000-pF capaci-<br>tor | | | 402 | 10% | | 4 | 2 | C4, C16 | 0.1-μF capacitor | | | 805 | 10% | | 5 | 2 | C17, C5 | 1000-pF capaci-<br>tor | | | 805 | 10% | | 6 | 74 | C6, C7, C8,<br>C9, C18, | 0.1-μF capacitor | | | 402 | 10% | | | | C19, C20,<br>C21, C22, | | | | | | | | | C23, C24,<br>C25, C26, | | | | | | | | | C27, C29,<br>C30, C31, | | | | | | | | | C32, C33,<br>C34, C35, | | | | | | | | | C36, C37,<br>C39, C40, | | | | | | | | | C41, C51,<br>C52, C53, | | | | | | | | | C54, C55,<br>C56, C57, | | | | | | | | | C58, C59,<br>C60, C61, | | | | | | | | | C62, C63,<br>C64, C65, | | | | | | | | | C66, C67,<br>C68, C69, | | | | | | | | | C70, C71,<br>C72, C73, | | | | | | | | | C74, C75,<br>C76, C77, | | | | | | | | | C78, C79,<br>C80, C81, | | | | | | | | | C82, C83,<br>C84, C85, | | | | | | | Item | Qty | Reference | Part | Manufacturer | Part # | Package | Toler-<br>ance | |------|-----|------------------------|-------------------------|--------------|-------------------|---------|----------------| | | | C86, C87,<br>C88, C89 | | | | | | | | | C90, C91,<br>C92, C93 | | | | | | | | | C94, C95,<br>C96, C97 | | | | | | | | | C98 | | | | | | | 7 | 4 | C42, C44,<br>C50, C99 | 10-μF capacitor | | | 805 | 10% | | 8 | 1 | C43 | 100-μF capaci-<br>tor | | | 1812 | 10% | | 9 | 3 | C45, C48,<br>C49 | 22-μF capacitor | | | 6032 | 10% | | 10 | 2 | C47, C46 | 0.047-μF capac-<br>itor | | | 1206 | 10% | | 11 | 1 | C101 | 100-μF capaci-<br>tor | | | Radial | 20% | | 12 | 4 | D1, D2, D3,<br>D4 | LED Red 0805 | Lumex | SML_<br>LX0805SRC | 805 | | | 13 | 1 | D5 | LED Green<br>0805 | Lumex | SML_<br>LX0805GC | 805 | | | 14 | 1 | D6 | Diode - Schott-<br>ky | Diodes Inc. | MBRD835L-<br>T | | | | 15 | 2 | D7, D8 | LED Yellow<br>0805 | Lumex | SML_<br>LX0805YC | 805 | | | 16 | 4 | F1, F2, F3,<br>F4 | SMD250 Fuse | RAYCHEM | SMD250 | | | | 17 | 1 | J1 | HDR6X2 M<br>1X.1 | AMP | 103322-6 | | | | 18 | 2 | FB1, FB2 | 1000 @<br>100 MHz | | | 805 | | | 19 | 1 | L3 | 10 uH | Coiltronics | UP4B-100 | | | | 21 | 3 | P2, P3, P4 | PCI Connector | AMP | 145098-1 | | | | 22 | 4 | R1, R27,<br>R30, R31 | 10kx8 Bused resistor | CTS | 746X101103J | | | | 23 | 11 | R2, R3, R4,<br>R5, R19 | 10-kΩ resistor | | | 805 | 10% | | | | R20, R21,<br>R22, R25 | | | | | | | | | R38, R61 | | | | | | | 24 | 2 | R35, R26 | 49.9-Ω resistor | | | 402 | 10% | | 25 | 2 | R28, R29 | 0-Ω resistor | | | 402 | 5% | *SCPU029A XIO2000A EVM* 4-3 | Item | Qty | Reference | Part | Manufacturer | Part # | Package | Toler-<br>ance | |------|-----|-----------------------|------------------------|----------------------|-----------------|----------------|----------------| | 26 | 1 | R32 | 14.3-kΩ resistor | | | 805 | 1% | | 27 | 1 | R33 | 232-Ω resistor | | | 805 | 1% | | 28 | 5 | R34, R36,<br>R44, R46 | 330-Ω resistor | | | 402 | 10% | | | | R48 | | | | | | | 29 | 1 | R37 | 1-kΩ resistor | | | 402 | 10% | | 30 | 1 | R45 | 18.7-kΩ resistor | | | 805 | 1% | | 31 | 1 | R47 | 6.19-kΩ resistor | | | 805 | 1% | | 32 | 1 | R49 | 2-kΩ resistor | | | 805 | 10% | | 33 | 7 | R50, R51,<br>R52, R53 | $0-\Omega$ resistor | | | 805 | 5% | | | | R54, R55,<br>R57 | | | | | | | 35 | 3 | R58, R59,<br>R60 | 100-Ω resistor | | | 805 | 5% | | 36 | 1 | U1 | XIO2000A_176<br>_GGW | Texas<br>Instruments | XIO2000A | 176 pin<br>GGW | | | 37 | 1 | U2 | EEPROM | Microchip | 24LC08B-<br>IST | 8-pin<br>TSSOP | | | 38 | 1 | U3 | 1.5-V regulator | Texas<br>Instruments | TPS72615 | 6 pin DCQ | | | 39 | 1 | U4 | 5-V step-up regulator | Linear<br>Technology | LT1370CR | R package | | | 40 | 1 | U5 | 5-V to -12-V regulator | Texas<br>Instruments | PT5024C | | | | 41 | 1 | C100 | 4.7-μF capacitor | | | 1812 | 10% | *SCPU029A XIO2000A EVM* 4-5 ### Chapter 5 ### **EVM Schematics** | Topic | C | Page | |-------|----------------|-------| | 5.1 | EVM Schematics | . 5-2 | *SCPU029A XIO2000A EVM* 5-1 #### 5.1 EVM Schematics