Click here to ask an associate for production status of specific part numbers. #### MAX77511/MAX77711 # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter #### **General Description** The MAX77511/MAX77711 are four-phase, 3A/phase, configurable single to quad output, step-down buck regulators for 1s/2s Li+ battery inputs. Output voltage is programmable through an I<sup>2</sup>C interface between 0.25V and 5.2V. The buck has four combinable 3A switching phases ( $\Phi$ ) for up to four regulated outputs. Phases are configurable to higher-current multiphase outputs: $4\Phi$ , $(3+1)\Phi$ , $(2+2)\Phi$ , $(2+1+1)\Phi$ , or $(1+1+1+1)\Phi$ . Six GPIOs can be purposed for I/O expansion or buck status and control. Pseudo-random spread-spectrum modulation suppresses EMI. Soft-start, soft-stop, and DVS slew times are programmable with I<sup>2</sup>C. MAX77711 offers a 300mA linear regulator. MAX77511/MAX77711 are available in a 64-bump, 3.54mm x 3.54mm wafer-level package (WLP). #### **Applications** - DSLR, Mirrorless, HD Video, and Action Cameras - 2-Cell Li+/Li-ion Equipment - Notebook Computers and Robots - Embedded Microprocessors, FPGAs, or ASICs #### **Benefits and Features** - 3A/Phase Configurable Buck Regulator - 3A, 6A, 9A, or 12A Output Current Capability - 2.3V to 10V Input Voltage Range - 0.25V to 5.2V Output Voltage Range - 0.25V to 1.3V (5mV steps) in Low-Range - 1V to 5.2V (20mV steps) in High-Range - Pin Programmable Output/Phase (Φ) Configuration - 4Φ, (3+1)Φ, (2+2)Φ, (2+1+1)Φ, (1+1+1+1)Φ - High-Efficiency and Low-Heat with 2520 Inductor - 94% Peak (3.3V<sub>OUT</sub>, 7.4V<sub>IN</sub>) - 85% Peak (1.1V<sub>OUT</sub>, 7.4V<sub>IN</sub>) - 1MHz Nominal Switching Frequency per Phase - Pseudo-Random Spread-Spectrum Options - Six Multi-Function GPIOs for Hardware Buck Control - · Enable, DVS, FPWM, and Power-OK - 300mA pMOS LDO (MAX77711 Only) - Built-In Flexible Sequencing with Soft-Start/Stop - Protection Features - Hard and Soft-Short Protection, UVLO, and Thermal Protection ## Simplified Block Diagram Ordering Information appears at end of data sheet. 19-100381; Rev 5; 5/23 #### **TABLE OF CONTENTS** | General Description | | |---------------------------------------------------------------------|----| | Applications | 1 | | Benefits and Features | 1 | | Simplified Block Diagram | 1 | | Absolute Maximum Ratings | 7 | | Package Information | 7 | | 64 WLP | 7 | | Electrical Characteristics—Top-Level | | | Electrical Characteristics—Quad-Channel Configurable Buck Regulator | 11 | | Electrical Characteristics—Linear Regulator (MAX77711 Only) | 14 | | Electrical Characteristics—I <sup>2</sup> C Serial Interface | 15 | | Typical Operating Characteristics | | | Bump Configuration | 25 | | 64 WLP | | | Bump Descriptions | | | Detailed Description—Top-Level | 28 | | Flexible Power Sequencer (FPS) | 28 | | General Purpose Input/Output (GPIO) | 31 | | Output Mode | 31 | | Special Output Mode | | | Input Mode | | | GPIO Buck Control | | | GPIO LDO Control | | | GPIO Factory Options | | | Interrupts (nIRQ) | | | Dedicated Internal Supplies | 34 | | Thermal Alarms and OTLO | 34 | | Register Reset Condition | | | Factory Options | | | Detailed Description—Quad-Channel Configurable Buck Regulator | | | Buck Regulator Control Scheme | 39 | | Adaptive Off-Time Control | 41 | | Phase Configuration | 41 | | Output Voltage Selection | 43 | | Buck Enable Control | 43 | | Buck Software Enable | | | Buck Hardware Enable | 43 | | Buck Flexible Power Sequencer Enable | 43 | | Buck Power-OK Monitors | 44 | ## TABLE OF CONTENTS (CONTINUED) | Digital Voltage Scaling (DVS) | 44 | |-------------------------------------------------------------------|----| | Buck Regulator Mode | 44 | | Soft-Start and Soft-Stop | 45 | | Active Discharge Resistor | 45 | | Spread-Spectrum Modulation | 45 | | Pseudo-Random Pattern | 46 | | Triangular Pattern | 47 | | Output Current Monitoring | 48 | | Method for Measuring Buck Converter Output Current | 48 | | Short-Circuit and Thermal Protection | 48 | | Reset Input/Ouput (nRSTIO) | 50 | | Detailed Description—Linear Regulator (MAX77711 Only) | 51 | | LDO Enable Control | 51 | | LDO Software Enable | 51 | | LDO Hardware Enable | 51 | | LDO Flexible Power Sequencer Enable | 51 | | Detailed Description—I <sup>2</sup> C Serial Interface | 52 | | Test Mode | 52 | | Register Map | 53 | | MAX77511/MAX77711 | 53 | | Register Details | 54 | | Applications Information—Quad-Channel Configurable Buck Regulator | 81 | | Buck Enable Options | 81 | | Sequencer Control (Always-On) | 81 | | Sequencer Control (On Demand) | 81 | | Hardware (GPIO) Control | 82 | | Software (I <sup>2</sup> C) Control | 82 | | Input Capacitor Selection | 82 | | Output Capacitor Selection | 82 | | Inductor Selection | 83 | | Unused Bucks | 83 | | PCB Layout Guidelines | 84 | | Advanced User Information | 87 | | Transient Performance Option | 87 | | Assisted Active Discharge after Soft-Stop | 89 | | Soft-Start Peak Inductor Current Limit Override | 90 | | Applications Information—Linear Regulator (MAX77711 Only) | 92 | | LDO Input/Output Capacitor Selection | 92 | | LDO Startup Rate and Inrush Current | 92 | | | | ## MAX77511/MAX77711 # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | TABLE OF CONTENTS (CONT | INUED) | |------------------------------------|--------| | Typical Application Circuits | | | 1Φ+1Φ+1Φ Configuration (4 Outputs) | | | 2Φ+1Φ+1Φ Configuration (3 Outputs) | | | 2Φ+2Φ Configuration (2 Outputs) | | | 3Φ+1Φ Configuration (2 Outputs) | | | 4Φ Configuration (1 Output) | | | Ordering Information | | | Povision History | 00 | ## MAX77511/MAX77711 # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter #### LIST OF FIGURES | Figure 1. Flexible Power Sequencer State Diagram | 29 | |---------------------------------------------------------------------------------------|----| | Figure 2. Power-Up/Down Sequence State Actions | 30 | | Figure 3. Immediate Shutdown Sequence State Actions | 31 | | Figure 4. Thermal Alarms and OTLO State Diagram | 35 | | Figure 5. Buck Control Scheme Diagram | 40 | | Figure 6. Pseudo-Random Modulator Engine | 46 | | Figure 7. 4-Bit Pseudo-Random Modulation Signal Example | 46 | | Figure 8. Triangular Modulator Engine | 47 | | Figure 9. 4-Bit Triangular Modulation Signal Example | 47 | | Figure 10. Fault Protection State Machine | 49 | | Figure 11. Common nRSTIO for Fault Signaling | 50 | | Figure 12. LDO Simplified Block Diagram | 51 | | Figure 13. Buck Enable Options | 81 | | Figure 14. PCB Layout Example | 85 | | Figure 15. Recommended Ground Connection | 86 | | Figure 16. Recommended SYS Connection | 86 | | Figure 17. Effect of Transient Performance Option on Load Transient Response | 87 | | Figure 18. Effect of Transient Performance Option on Mode Change | 88 | | Figure 19. Effect of Transient Performance Option on Mode Chatter | | | Figure 20. Normal vs. Assisted Active Discharge | 90 | | Figure 21. Override Not Affecting Soft-Start Ramp Comparison | 91 | | Figure 22. Override Slowing Soft-Start Rate Causing Higher Inrush Current Comparison. | 91 | ## MAX77511/MAX77711 # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | LIST OF TABLES | | |-------------------------------------------------------------|----| | Table 1. GPIO Special Functions | 32 | | Table 2. GPIO Default Factory Options (Simple Decode) | | | Table 3. GPIO Default Factory Options (Full Decode) | | | Table 4. MAX77711 Factory-Programmed Defaults (OTP Options) | | | Table 5. MAX77511 Factory-Programmed Defaults (OTP Options) | | | Table 6. Phase Configuration Programming | 41 | | Table 7. Buck Feedback Assignment vs. Phase Configuration | 41 | | Table 8. Buck Output Voltage Range | 43 | | Table 9. FSREN Effect on Buck Behavior | 44 | | Table 10. I <sup>2</sup> C Slave Address Options | 52 | ## **Absolute Maximum Ratings** | IN1, IN2, IN3, IN4 to PGNDx | 0.3V to +12V | |---------------------------------------------|--------------------------------| | BSTx to LXx | 0.3V to +2.2V | | SYS to AGND | 0.3V to +12V | | PGNDx, DGND, SNSx- to AGND | 0.3V to +0.3V | | IN1, IN2, IN3, IN4 Continuous Current | 3.2A <sub>RMS</sub> | | LX1, LX2, LX3, LX4 Continuous Current (No | ote 1)3.2A <sub>RMS</sub> | | V <sub>L13</sub> , V <sub>L24</sub> to AGND | 0.3V to +2.2V | | V <sub>DD</sub> , AMUX to AGND | | | PHCFG1, PHCFG0 to AGND | 0.3V to V <sub>DD</sub> + 0.3V | | GPIOx to AGND | 0.3V to $V_{1O}$ + 0.3V | | SDA, SCL to AGND | 0.3V to +6V | | nIRQ, nRSTIO to AGND | 0.3V to +6V | | V <sub>IO</sub> , SNSx+ to AGND | 0.3V to +6V | | AMUX Continuous Source/Sink Current | 100µA <sub>RMS</sub> | |--------------------------------------------|-----------------------------------| | ENSEQ to AGND | $-0.3V$ to $V_{SYS} + 0.3V$ | | INLDO to AGND | 0.3V to +6V | | LDO to AGND | | | LDO Disabled | 0.3V to V <sub>INLDO</sub> + 0.3V | | LDO Enabled0.3 to MIN(V | (INLDO + 0.3V, +2.2V) | | Continuous Power Dissipation (Multilayer B | Board, T <sub>A</sub> = +70°C) | | 64 WLP (derate 26.18mW/°C above +70 | | | Operating Junction Temperature Range | 40°C to +125°C | | Junction Temperature | +150°C | | Storage Temperature Range | | | Soldering Temperature (reflow) | +260°C | | | | Note 1: LXx has internal clamp diodes to its corresponding PGNDx and INx. Applications that forward bias these diodes should take care not to exceed the ICs package power dissipation limits. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Information** #### **64 WLP** | Package Code | W643D3+1 | | | |----------------------------------------------------|------------------|--|--| | Outline Number | <u>21-100211</u> | | | | Land Pattern Number Refer to Application Note 1891 | | | | | Thermal Resistance, Four-Layer Board: | | | | | Junction to Ambient (θ <sub>JA</sub> ) | 38.20°C/W | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **Electrical Characteristics—Top-Level** $(V_{SYS} = V_{INX} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40$ °C to +125°C, typical values are at $T_A = T_J = +25$ °C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|---------------------|--------------------------|-----|-----|-----|-------| | INPUT VOLTAGE AND S | UPPLY CURRE | NT | • | | | | | SYS Voltage Range | V <sub>SYS</sub> | | 2.3 | | 10 | V | | SYS Undervoltage | V <sub>UVLO_R</sub> | V <sub>SYS</sub> rising | 2.1 | 2.2 | 2.3 | | | Lockout (UVLO) | V <sub>UVLO_F</sub> | V <sub>SYS</sub> falling | 1.9 | 2.0 | 2.1 | V | | Power-On Reset (POR)<br>Threshold | V <sub>POR</sub> | V <sub>SYS</sub> falling | | 1.7 | | V | ## **Electrical Characteristics—Top-Level (continued)** $(V_{SYS} = V_{INx} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40$ °C to +125°C, typical values are at $T_A = T_J = +25$ °C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|--------|------|-------| | Shutdown Supply<br>Current | I <sub>SHDN</sub> | V <sub>IO</sub> = V <sub>ENSEQ</sub> = 0V,<br>supplies off, regulato<br>-40°C to +85°C (Note | ors disabled, T <sub>A</sub> = | | 1.3 | 10 | μА | | Standby Supply Current | I <sub>STNDBY</sub> | V <sub>IO</sub> = 1.8V,<br>V <sub>ENSEQ</sub> = 0V, V <sub>DD</sub><br>on, FTPEN = 0, T <sub>A</sub> | $V_{L13}/V_{L24}$ off<br>(FVLEN = 0), bucks<br>disabled | | 25 | 60 | – μΑ | | Clandby Cupply Current | 12 INDRY | = -40°C to +85°C<br>(Note 3) | V <sub>L13</sub> /V <sub>L24</sub> on<br>(FVLEN = 1), bucks<br>disabled | | 130 | | | | Quiescent Supply | lo | All bucks enabled in disabled, no load (No | | | 600 | 800 | μA | | Current | IQ | All bucks enabled in LDO disabled, no loa | | | 900 | 1100 | μΑ | | SEQUENCER ENABLE I | NPUT (ENSEQ) | | | | | | | | ENSEQ Logic High<br>Threshold | V <sub>ENSEQ-HI</sub> | | | 1.6 | | | V | | ENSEQ Logic Low<br>Threshold | V <sub>ENSEQ-LO</sub> | | | | | 0.4 | V | | ENSEQ Leakage | | V <sub>SYS</sub> = 10V, | T <sub>A</sub> = +25°C | | ±0.1 | | μА | | Current | I <sub>ENSEQ-LKG</sub> | V <sub>ENSEQ</sub> = 0V or<br>10V | T <sub>A</sub> = +85°C | | ±0.5 | | | | Sequence Start Delay | <sup>t</sup> SEQDLY | V <sub>IO</sub> = 0V, time meas<br>edge of ENSEQ and<br>buck in slot 1 | | 200 | | μs | | | FLEXIBLE POWER SEQ | UENCER (FPS) | | | | | | | | Sequencer Slot Pitch<br>Accuracy | | Root clock accuracy | | -5 | | +5 | % | | | | FPS_SLOT_T[1:0] = | 0b00 | | 0.625 | | | | Sequencer Slot Pitch | to. o. | FPS_SLOT_T[1:0] = | 0b01 | | 1.25 | | ms | | Sequencer Slot Filen | t <sub>SLOT</sub> | FPS_SLOT_T[1:0] = 0b10 | | | 2.5 | | 1115 | | | | FPS_SLOT_T[1:0] = | 0b11 | | 5 | | | | INTERRUPT OUTPUT (n | IRQ) | | | | | | | | nIRQ Output Low<br>Voltage | V <sub>nIRQ-LO</sub> | Sinking 2mA | | | | 0.4 | V | | NIDO Laglaga Current | | V <sub>IO</sub> = 5.5V, nIRQ<br>set to be high<br>impedance (i.e., no<br>interrupts), V <sub>nIRQ</sub> =<br>0V and 5.5V | T <sub>A</sub> = +25°C | -1 | ±0.001 | +1 | | | TIIIRQ Leakage Current | Leakage Current I <sub>nIRQ-LKG</sub> | V <sub>IO</sub> = 5.5V, nIRQ<br>set to be high-<br>impedance (i.e., no<br>interrupts), V <sub>nIRQ</sub> =<br>0V and 5.5V | T <sub>A</sub> = +85°C | | ±0.01 | | - μΑ | #### **Electrical Characteristics—Top-Level (continued)** $(V_{SYS} = V_{INX} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40^{\circ}C$ to +125°C, typical values are at $T_A = T_J = +25^{\circ}C$ , unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------------------------|----------------------|------------------------------------------------------------------|----------------------------------------|---------------------------|-----------------|---------------------------|-------|--| | GENERAL PURPOSE IN | PUTS/OUTPUTS | GPIO) | | • | | | | | | GPIO Supply Voltage | | | | | V <sub>IO</sub> | | V | | | Input Voltage Low | V <sub>GPI-LO</sub> | V <sub>IO</sub> = 1.8V | | | | 0.22 x<br>V <sub>IO</sub> | V | | | | | V <sub>IO</sub> = 3.3V | | | | 0.3 x V <sub>IO</sub> | | | | Input Voltage High | V <sub>GPI-HI</sub> | V <sub>IO</sub> = 1.8V | | 0.78 x<br>V <sub>IO</sub> | | | V | | | | | V <sub>IO</sub> = 3.3V | | 0.7 x V <sub>IO</sub> | | | | | | | | General-purpose | T <sub>A</sub> = +25°C | -1 | ±0.001 | +1 | | | | Input Leakage Current | I <sub>GPI-LKG</sub> | input, $V_{IO}$ = 5.5V,<br>$V_{GPIO}$ = 0V and<br>5.5V, per GPIO | T <sub>A</sub> = +85°C | | ±0.01 | | μΑ | | | Output Voltage Low | V <sub>GPO-LO</sub> | Sinking 2mA | | | | 0.4 | V | | | Output Voltage High | V <sub>GPO-HI</sub> | Sourcing 1mA | | 0.8 x V <sub>IO</sub> | | | V | | | | | DBNC_SELx[1:0] = 0b01 | | | 0.11 | | | | | Input Debounce Time | t <sub>DB-GPI</sub> | DBNC_SELx1:0] = 0 | )b10 | | 0.24 | | ms | | | | | DBNC_SELx[1:0] = | 0b11 | | 1 | | ı | | | Pullup Resistance | R <sub>GPIO-PU</sub> | Internal pullup enabl | led to V <sub>IO</sub> (PUx = 1) | | 100 | | kΩ | | | Pulldown Resistance | R <sub>GPIO-PD</sub> | Internal pulldown en = 1) | Internal pulldown enabled to DGND (PDx | | 100 | | kΩ | | | DEDICATED INTERNAL | SUPPLIES | | | | | | | | | V <sub>L13</sub> , V <sub>L24</sub> Regulator<br>Voltage | VL | (Note 4) | | | 1.8 | | V | | | V <sub>DD</sub> Regulator Voltage | V <sub>DD</sub> | (Note 4) | | | 1.8 | | V | | | THERMAL PROTECTION | 1 | | | | | | | | | Thermal Alarm 1 | T <sub>J120</sub> | T <sub>J</sub> rising, 15°C hyste | T <sub>J</sub> rising, 15°C hysteresis | | +120 | | °C | | | Thermal Alarm 2 | T <sub>J140</sub> | T <sub>J</sub> rising, 15°C hysteresis | | | +140 | | °C | | | Over-Temperature<br>Lockout (OTLO) | T <sub>OTLO</sub> | T <sub>J</sub> rising, 15°C hyste | eresis | | +165 | | °C | | - Note 2: The MAX77511/MAX77711 is tested under pulsed load conditions such that $T_J \approx T_A$ . Limits are 100% tested at $T_A = +25^{\circ}\text{C}$ . Limits over the operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C) are guaranteed by design and characterization using statistical process control methods. Note that the maximum ambient temperature consistent with this specification is determined by specific operating conditions, board layout, rated package thermal impedance, and other environmental factors. - Note 3: Supply current = I<sub>SYS</sub> + I<sub>IN1</sub> + I<sub>IN2</sub> + I<sub>IN3</sub> + I<sub>IN4</sub>. Output voltage condition corresponds to factory option 711A defaults. See the Ordering Information table. Note 4: See the <u>Dedicated Internal Supplies</u> section of the data sheet. ## **Electrical Characteristics—Quad-Channel Configurable Buck Regulator** $(V_{SYS} = V_{INx} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40$ °C to +125°C, typical values are at $T_A = T_J = +25$ °C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|-------|---------------------------------|-------|-------| | OUTPUT VOLTAGE | | • | | | | | | | Output Voltage | | Low-range<br>(RNGx = 0) | Programmable with VOUTREGx[7:0] in 5mV steps | 0.25 | | 1.3 | | | Regulation Range | V <sub>OUT-REGx</sub> | High-range (RNGx = 1) | Programmable with VOUTREGx[7:0] bitfield in 20mV steps | 1 | | 5.2 | V | | | | | RNGx = 0, V <sub>OUT</sub> ≥ 0.5V, T <sub>A</sub> = +25°C | -0.3 | | +0.3 | | | Output Voltage | V | I <sub>LOAD</sub> = 0mA,<br>Forced-PWM | RNGx = 0, V <sub>OUT</sub> ≥ 0.5V, T <sub>A</sub> = -40°C to +85°C | -1.1 | | +1.1 | % | | Accuracy Vout | Mode, V <sub>OUT</sub> = trim target (Note 5) | RNGx = 1, V <sub>OUT</sub> ≥ 2V, T <sub>A</sub> = +25°C | -0.3 | | +0.3 | /0 | | | | | | RNGx = 1, V <sub>OUT</sub> ≥ 2V, T <sub>A</sub> = -40°C to +85°C | -1.1 | | +1.1 | | | Output Voltage End-of- | V | I <sub>LOAD</sub> = 0mA,<br>Forced-PWM | V <sub>OUT</sub> = 0.25V and<br>1.3V, RNGx = 0 | -15 | | +15 | m)/ | | Range Accuracy | | Mode, $T_A = -40^{\circ}C$<br>to +85°C | V <sub>OUT</sub> = 1V and<br>5.2V, RNGx = 1 | -60 | | +60 | mV | | Load Regulation | | 4Φ Configuration, Forced-PWM mode, I <sub>LOAD</sub> = 0A to 12A | | | 0.1 | | %/A | | Line Regulation | | V <sub>IN</sub> = 2.3V to 10V, I <sub>OUT</sub> = 0mA, Forced-PWM mode | | -0.1 | | +0.1 | %/V | | SWITCHING CHARACTE | RISTICS | | | | | | | | | | ILIMx[1:0] = 0b00 | | 1.3 | 1.5 | 1.7 | | | High-Side MOSFET | l== | ILIMx[1:0] = 0b01 | | 2.025 | 2.25 | 2.475 | _ | | Peak Current Limit | IPEAK-HSx | ILIMx[1:0] = 0b10 | | 2.7 | 3 | 3.3 | A | | | | ILIMx[1:0] = 0b11 | | 4.05 | 4.5 | 4.95 | | | Low-Side MOSFET<br>Valley Current Limit | IVALLEYx | Tracks I <sub>PEAK-HSx</sub> | | | I <sub>PEAK</sub> -<br>HSx - 1A | | А | | Low-Side MOSFET<br>Negative Current Limit | I <sub>NEG</sub> | Forced-PWM mode | | -3.6 | -3.0 | -2.4 | А | | Low-Side MOSFET<br>Zero-Crossing Current<br>Threshold | I <sub>ZX</sub> | SKIP or Turbo SKIP mode | | 50 | 115 | 170 | mA | | | | | V <sub>LXx</sub> = 0V or 10V,<br>T <sub>A</sub> = +25°C | | 0.1 | 1 | | | LXx Leakage Current | I <sub>LX-LKG</sub> | Per phase | V <sub>LXx</sub> = 0V or 10V,<br>T <sub>A</sub> = -40°C to<br>+85°C | | 1 | | μΑ | | High-Side MOSFET On-<br>Resistance | R <sub>ON-HS</sub> | Per phase | I <sub>LXx</sub> = 190mA | | 37 | 74 | mΩ | ## **Electrical Characteristics—Quad-Channel Configurable Buck Regulator (continued)** $(V_{SYS} = V_{INx} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40$ °C to +125°C, typical values are at $T_A = T_J = +25$ °C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------------------------------|------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------|--------|--------------------------|-------| | Low-Side MOSFET On-<br>Resistance | R <sub>ON-LS</sub> | Per phase | I <sub>LXx</sub> = -190mA | | 14 | 28 | mΩ | | Switching Frequency | F <sub>SW</sub> | Per phase, nominal (Note 6) | RNG = 0, V <sub>OUT</sub> =<br>1.1V, FPWM mode,<br>no load, T <sub>A</sub> =<br>+25°C | | 1 | | MHz | | Minimum Switching<br>Frequency | F <sub>SW-MIN</sub> | SKIP or Turbo SKIP option | mode, 711A factory | 3.7 | 3.9 | 4.1 | kHz | | Maximum Duty Cycle | D <sub>MAX</sub> | Dropout, V <sub>OUT</sub> below | v regulation target | | 98 | | % | | SPREAD-SPECTRUM MO | ODULATION | | | | | | | | | | Profile 1 | | | 3.0 | | | | Modulation Frequency | F <sub>SSMOD</sub> | Profile 2 | | | 5.0 | | kHz | | | | Profile 3 | | | 7.0 | | | | Modulation Envelope | ΔF <sub>SW</sub> | All profiles | | | ±8 | | % | | FEEDBACK AND CONFI | GURATION | | , | | | | • | | PHCFGx Input Voltage<br>High | V <sub>PHCFG-HI</sub> | | | 0.8 x<br>V <sub>DD</sub> | | | V | | PHCFGx Input Voltage Low | V <sub>PHCFG-LO</sub> | | | | | 0.2 x<br>V <sub>DD</sub> | V | | PHCFGx Input Leakage | | V <sub>DD</sub> = 1.8V, | T <sub>A</sub> = +25°C | -1 | ±0.001 | +1 | | | Current | I <sub>PHCFG-LKG</sub> | V <sub>PHCFGx</sub> = 0V and 1.8V | T <sub>A</sub> = +85°C | | ±0.01 | | μA | | OUTPUT VOLTAGE RAN | IP RATES | | | | | | | | Soft-Start, Soft-Stop,<br>DVS Ramp Rate<br>Accuracy | | Root clock accuracy | | -5 | | +5 | % | | | | SFTUPDNx[2:0] = D<br>DVSFALLx[2:0] = 0b | | | 0.15 | | | | | | SFTUPDNx[2:0] = D<br>DVSFALLx[2:0] = 0b | | | 0.625 | | | | Soft-Start, Soft-Stop,<br>DVS Ramp Rate (Note<br>7) | | SFTUPDNx[2:0] = DVSRISEx[2:0] = DVSFALLx[2:0] = 0b010 | | | 1.25 | | | | | 437 /44 | SFTUPDNx[2:0] = D<br>DVSFALLx[2:0] = 0b | | | 2.5 | | >// | | | ΔV <sub>OUTx</sub> /Δt | SFTUPDNx[2:0] = D<br>DVSFALLx[2:0] = 0b | | | 5 | | mV/μs | | | | SFTUPDNx[2:0] = DVSRISEx[2:0] = DVSFALLx[2:0] = 0b101 | | | 10 | | 1 | | | | SFTUPDNx[2:0] = D<br>DVSFALLx[2:0] = 0b | | | 20 | | 1 | | | | SFTUPDNx[2:0] = D | DVSFALLX[2:0] = 00110<br>SFTUPDNx[2:0] = DVSRISEx[2:0] =<br>DVSFALLx[2:0] = 0b111 | | 40 | | 1 | ## **Electrical Characteristics—Quad-Channel Configurable Buck Regulator (continued)** $(V_{SYS} = V_{INx} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40$ °C to +125°C, typical values are at $T_A = T_J = +25$ °C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|---------|--------------------------|-------| | DVS Ramp Delay | t <sub>DVSDLY</sub> | Measured from DVS assigned special fun first LX pulse, GPIO disabled (DBNC_SE | ction) rising edge to debounce filter | | 3 | | μs | | | | Measured from<br>BEN input (GPIO<br>assigned special<br>function) rising | V <sub>L13</sub> /V <sub>L24</sub><br>regulators pre-<br>enabled (FVLEN =<br>1) | | 10 | 40 | | | Startup Ramp Delay | <sup>t</sup> SUDLY | edge to first LX<br>pulse, GPIO<br>debounce filter<br>disabled<br>(DBNC_SELx[1:0]<br>= 0b00) | V <sub>L13</sub> /V <sub>L24</sub><br>regulators not pre-<br>enabled (FVLEN =<br>0) | | 50 | | μs | | LX Active Discharge<br>Resistance | R <sub>LX-AD</sub> | | led, active discharge<br>ENx = 1), resistance<br>onding PGNDx, per | | 100 | 170 | Ω | | OVERCURRENT PROTE | CTION | | | | | | | | Power-OK Threshold | V <sub>POK-R</sub> | V <sub>OUTx</sub> rising, expres | ssed as a percentage | 77 | 82 | 87 | - % | | rower-ok miesnolu | V <sub>POK-F</sub> | V <sub>OUTx</sub> falling, expres | ssed as a percentage | 73 | 78 | 83 | 70 | | Hard-Short Detection<br>Threshold | V <sub>SCP</sub> | | V <sub>OUTx</sub> falling, expressed as a percentage of target voltage (V <sub>OUT-REGx</sub> ) | | | | % | | 0 5 01 101 11 | | SCPWARN_TIME[1: | | 25 | | | | | Soft-Short Shutdown<br>Timer | tsftshrt | SCPWARN_TIME[1: | | 50 | | ms | | | | | SCPWARN_TIME[1:0] = 0b11 | | | 100 | | | | nRSTIO Input Voltage<br>Low | V <sub>nRSTI-LO</sub> | V <sub>DD</sub> = 1.8V | | | | 0.3 x<br>V <sub>DD</sub> | V | | nRSTIO Input Voltage<br>High | V <sub>nRSTI-HI</sub> | V <sub>DD</sub> = 1.8V | | 0.7 x<br>V <sub>DD</sub> | | | V | | nRSTIO Output Voltage<br>Low | V <sub>nRSTO-LO</sub> | Sinking 2mA | | | | 0.4 | V | | DOTIO I | | V <sub>DD</sub> = 1.8V, | T <sub>A</sub> = +25°C | -1 | ±0.001 | +1 | | | nRSTIO Input Leakage | I <sub>nRSTIO-LKG</sub> | V <sub>nRSTIO</sub> = 3.3V<br>and 0V | T <sub>A</sub> = +85°C | | ±0.01 | | μA | | nRSTIO Input Glitch<br>Filter | | | | | 100 | | μs | | OUTPUT CURRENT MO | | | | | | | | | Full-Scale Voltage | V <sub>FS</sub> | | | | 1 | | V | | Output Current Monitor Gain | G <sub>DCIMON</sub> | | | | 1.0/3.0 | | V/A | | DC Current Monitor<br>Accuracy | | Per phase, V <sub>OUT</sub> = 1.0V, T <sub>A</sub> = +25°C | | | | +30<br>+10 | - % | | Channel Switching Time | | Includes signal settli | - | -10 | 0.2 | | ms | #### **Electrical Characteristics—Quad-Channel Configurable Buck Regulator (continued)** $(V_{SYS} = V_{INX} = 7.4V$ , single-phase configuration (1+1+1+1) $\Phi$ , $V_{IO} = 1.8V$ , $V_{LDO} = 1.8V$ , listed conditions apply to all bucks, $T_A = T_J = -40^{\circ}C$ to +125°C, typical values are at $T_A = T_J = +25^{\circ}C$ , unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|--------|------------------------|------------------------|-----|-----|-----|-------| | | | $V_{AMUX} = 0V$ , | T <sub>A</sub> = +25°C | | 1 | 500 | nA | | Off Leakage Current | | AMUX is high impedance | T <sub>A</sub> = +85°C | | 1 | | μA | - Note 5: See the Ordering Information table for V<sub>OUT</sub> trim targets associated with each part number. - Note 6: Switching frequency is not set by a clock oscillator. F<sub>SW</sub> varies depending on input voltage, output voltage, load, and spread-spectrum settings. - Note 7: Soft-start, soft-stop, DVS rising, and DVS falling ramps are all controlled by the same internal digital-to-analog converter circuit and share the same test set. Soft-start and soft-stop share the same control bits and are equal in magnitude but opposite in direction. DVS rising and DVS falling ramps are independently controlled. See the <a href="Register Map">Register Map</a> for details. - Note 8: Digitally debounced for three consecutive 1μs clock periods. Typical debounce time is at least 3μs and up to 4μs due to synchronization to the digital clock. - Note 9: Not production tested. Design guidance only. #### **Electrical Characteristics—Linear Regulator (MAX77711 Only)** $(V_{SYS} = 7.4V, V_{INLDO} = 3.3V, V_{LDO} = 1.8V, C_{INLDO} = 10\mu F, C_{LDO} = 2.2\mu F, T_A = T_J = -40^{\circ}C$ to +125°C, typical values are at $T_A = T_J = +25^{\circ}C$ , MAX77711 only, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|------|-------|-------| | LDO (MAX77711 Only) | | | | | | | | | INLDO Voltage Range | V <sub>INLDO</sub> | | | 1.25 | | 5.5 | V | | INLDO Undervoltage<br>Lockout Threshold | V <sub>INLDO-UVLO</sub> | DC rising (130mV hy | vsteresis) | 1.15 | 1.2 | 1.25 | V | | INLDO Shutdown<br>Current | I <sub>INLDO-SHDN</sub> | LDO disabled | | | 0.1 | | μA | | INLDO Supply Current | I <sub>INLDO-Q</sub> | V <sub>LDO</sub> = 1.8V, no loa | d | | 20 | | μA | | LDO Output Voltage<br>Range | V <sub>LDO-REG</sub> | Target regulation vol in 25mV steps with L | tage, programmable<br>.DO_VREG[6:0] | 0.4 | | 1.975 | V | | LDO Output Voltage<br>Accuracy | V <sub>LDO</sub> | V <sub>INLDO</sub> = V <sub>LDO</sub> + 0.<br>V <sub>LDO-REG</sub> settings,<br>300mA, T <sub>A</sub> = -40°C | -2 | | +2 | % | | | LDO Maximum Output<br>Current | I <sub>LDO</sub> | (Note 10) | | 300 | | | mA | | Load Regulation | | V <sub>INLDO</sub> = V <sub>LDO</sub> + 0.<br>V <sub>LDO-REG</sub> settings,<br>300mA | 3V to 5.5V, across all I <sub>LDO</sub> = 0.1mA to | | 0.5 | | % | | Line Regulation | | $I_{LDO}$ = 0.1mA, $V_{INLE}$<br>5.5V, across all $V_{LDO}$ | | | 0.05 | | %/V | | Dropout Voltage | V <sub>DO</sub> | I <sub>LDO</sub> = 300mA | | | 120 | | mV | | LDO Current Limit | | V <sub>LDO</sub> = 90% of prog | 320 | 550 | 1000 | mA | | | LDO Output<br>Capacitance for Stability | C <sub>LDO</sub> | (Note 12) | 2.2 | 4.7 | | μF | | | LDO Startup Ramp Rate | ΔV <sub>LDO</sub> /Δt | 10% to 90% of final | value | | 4 | | mV/μs | ### **Electrical Characteristics—Linear Regulator (MAX77711 Only) (continued)** $(V_{SYS} = 7.4V, V_{INLDO} = 3.3V, V_{LDO} = 1.8V, C_{INLDO} = 10 \mu F, C_{LDO} = 2.2 \mu F, T_A = T_J = -40 ^{\circ} C \text{ to } +125 ^{\circ} C, \text{ typical values are at } T_A = T_J = +25 ^{\circ} C, \text{ MAX77711 only, unless otherwise noted.}) (Note 2)$ | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-----------------------|-------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|-------------------| | | | | V <sub>INLDO</sub> = 2.7V,<br>V <sub>LDO</sub> = 1V | | 137 | | | | Output Noise | | f = 10Hz to<br>100kHz, I <sub>LDO</sub> =<br>15mA | $V_{INLDO} = 3.7V,$<br>$V_{LDO} = 1V$ | | 138 | | μV <sub>RMS</sub> | | | | 10.11.2.1 | V <sub>INLDO</sub> = 5.5V,<br>V <sub>LDO</sub> = 1V | | 133 | | | | Power-Supply Rejection Ratio | PSRR | V <sub>INLDO</sub> = 3.3V + 20r<br>10kHz, V <sub>LDO</sub> = 0.8V | | | 75 | | dB | | Active Discharge<br>Resistance | R <sub>AD_LDO</sub> | | | | 100 | | Ω | | Power-OK Threshold | V <sub>POKLDO-R</sub> | V <sub>LDO</sub> rising, express of V <sub>LDO-REG</sub> | sed as a percentage | 87 | 92 | 97 | <b>%</b> | | r ower-or Threshold | V <sub>LDOPOK-F</sub> | V <sub>LDO</sub> falling, express of V <sub>LDO-REG</sub> | sed as a percentage | 85 | 90 | 95 | /6 | Note 10: Guaranteed by the Output Voltage Accuracy tests. Note 11: The dropout voltage is the difference between the input voltage and the output voltage when the input voltage is within the valid input voltage range, but below the output voltage setpoint. For example, if the output voltage setpoint is 1.85V, the input voltage is 1.7V, and the actual output voltage is 1.65V, then the dropout voltage is 50mV (VDO = VINLDO - VLDO). Note 12: For stability, guaranteed by design and not production tested. # Electrical Characteristics—I<sup>2</sup>C Serial Interface $(V_{SYS} = 7.4V, V_{IO} = 1.8V, \text{ all GPIOs unconnected}, T_A = T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ typical values are at } T_A = T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|-----------------------|--------------------------------------------------------------------------|------|-----|------|-------| | I/O Stage | | | | | | | | V <sub>IO</sub> Voltage Range | V <sub>IO</sub> | | 1.65 | | 5.5 | V | | V <sub>IO</sub> Valid Threshold | V <sub>IO-VALID</sub> | DC Rising | 1.25 | 1.5 | 1.65 | V | | V <sub>IO</sub> Valid Threshold<br>Hysteresis | | | | 200 | | mV | | V <sub>IO</sub> Bias Current | | T <sub>A</sub> = +25°C, all GPIOs unconnected | -1 | 0 | +1 | μA | | SCL, SDA Input HIGH<br>Voltage | V <sub>IH</sub> | | 1.44 | | | V | | SCL, SDA Input LOW<br>Voltage | V <sub>IL</sub> | | | | 0.54 | V | | SCL, SDA Input<br>Hysteresis | V <sub>HYS</sub> | | | 0.3 | | V | | SCL, SDA Input<br>Leakage Current | l <sub>l</sub> | V <sub>IO</sub> = 5.5V, V <sub>SCL</sub> = V <sub>SDA</sub> = 0V or 5.5V | -10 | | +10 | μA | | SDA Output Low<br>Voltage | V <sub>OL</sub> | Sinking 20mA | | | 0.4 | V | | SCL, SDA Pin<br>Capacitance | | (Note 9) | | 10 | | pF | # Electrical Characteristics—I<sup>2</sup>C Serial Interface (continued) $(V_{SYS} = 7.4V, V_{IO} = 1.8V, all GPIOs unconnected, T_A = T_J = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ typical values are at } T_A = T_J = +25^{\circ}C, \text{ unless otherwise noted.})$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |------------------------------------------------------|---------------------|-----------------|-----|-----|-----|-------|--|--|--| | TIMING (STANDARD, FAST, AND FAST-MODE PLUS) | | | | | | | | | | | Clock Frequency | f <sub>SCL</sub> | | | | 1 | MHz | | | | | Bus Free Time between<br>STOP and START<br>Condition | t <sub>BUF</sub> | | 0.5 | | | μs | | | | | Setup Time REPEATED START Condition | tsu;sta | | 260 | | | ns | | | | | Hold Time REPEATED START Condition | t <sub>HD;STA</sub> | | 260 | | | ns | | | | | SCL LOW Period | t <sub>LOW</sub> | | 500 | | | ns | | | | | SCL HIGH Period | t <sub>HIGH</sub> | | 260 | | | ns | | | | | Data Setup Time | t <sub>SU;DAT</sub> | | 50 | | | ns | | | | | Data Hold Time | t <sub>HD;DAT</sub> | | 0 | | | μs | | | | | Setup Time for STOP<br>Condition | tsu;sто | | 260 | | | ns | | | | | Input Filter Suppressed<br>Spike Pulse Width | t <sub>SP</sub> | (Note 9) | | 50 | | ns | | | | | TIMING (HIGH-SPEED M | ODE) | | | | | | | | | | Clock Frequency | f <sub>SCL</sub> | High-speed mode | | | 3.4 | MHz | | | | | Setup Time REPEATED START Condition | <sup>t</sup> SU;STA | | 160 | | | ns | | | | | Hold Time REPEATED START Condition | t <sub>HD;STA</sub> | | 160 | | | ns | | | | | SCL LOW Period | t <sub>LOW</sub> | | 160 | | | ns | | | | | SCL HIGH Period | thigh | | 60 | | | ns | | | | | Data Setup Time | t <sub>SU;DAT</sub> | | 10 | | | ns | | | | | Data Hold Time | t <sub>HD;DAT</sub> | | 0 | | | μs | | | | | Setup Time for STOP<br>Condition | tsu;sто | | 160 | | | ns | | | | | Input Filter Suppressed<br>Spike Pulse Width | t <sub>SP</sub> | (Note 9) | | 10 | | ns | | | | ### **Typical Operating Characteristics** $(V_{INx} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSx} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INx} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSx} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INX} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSX} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INX} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSX} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INx} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSx} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INX} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSX} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INX} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSX} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) $(V_{INx} = V_{SYS} = 7.4V, V_{OUT} = 1.2V, single-phase configuration, RNGx = 0, L = 0.47 \mu H (Murata 2520 metric case size), Turbo SKIP mode, transient performance option on, <math>I_{PEAK-HSx} = 4.5A, T_A = +25^{\circ}C$ , unless otherwise noted.) ## **Bump Configuration** #### **64 WLP** ## **Bump Descriptions** | PIN | NAME | FUNCTION | TYPE | |-------------|-------------|---------------------------------------------------------------|-------------| | BUCK SWITCH | HING PHASES | | | | A4, B4 | IN1 | Phase 1 Input. Bypass to PGND1 with a 10µF ceramic capacitor. | power input | | A5, B5 | IN2 | Phase 2 Input. Bypass to PGND2 with a 10µF ceramic capacitor. | power input | # **Bump Descriptions (continued)** | PIN | NAME | FUNCTION | TYPE | |------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | G4, H4 | IN3 | Phase 3 Input. Bypass to PGND3 with a 10µF ceramic capacitor. | power input | | G5, H5 | IN4 | Phase 4 Input. Bypass to PGND4 with a 10µF ceramic capacitor. | power input | | B1 | BST1 | Phase 1 High-Side FET Driver Supply. Connect a 0.1µF ceramic capacitor between BST1 and LX1. | power input | | A3, B3 | LX1 | Phase 1 Switching Node | power I/O | | B8 | BST2 | Phase 2 High-Side FET Driver Supply. Connect a 0.1µF ceramic capacitor between BST2 and LX2. | power input | | A6, B6 | LX2 | Phase 2 Switching Node | power I/O | | G1 | BST3 | Phase 3 High-Side FET Driver Supply. Connect a 0.1µF ceramic capacitor between BST3 and LX3. | power input | | G3, H3 | LX3 | Phase 3 Switching Node | power I/O | | G8 | BST4 | Phase 4 High-Side FET Driver Supply. Connect a 0.1µF ceramic capacitor between BST4 and LX4. | power input | | G6, H6 | LX4 | Phase 4 Switching Node | power I/O | | A1, A2, B2 | PGND1 | Phase 1 Power Ground. Connect to all other power grounds on the PCB. | ground | | A7, A8, B7 | PGND2 | Phase 2 Power Ground. Connect to all other power grounds on the PCB. | ground | | G2, H1, H2 | PGND3 | Phase 3 Power Ground. Connect to all other power grounds on the PCB. | ground | | G7, H7, H8 | PGND4 | Phase 4 Power Ground. Connect to all other power grounds on the PCB. | ground | | PHASE CONF | IGURATION AN | ND FEEDBACK | | | C1 | SNS1+ | Buck 1 Output Voltage Positive Feedback Input. Connect to the output at the point-of-load. | analog input | | C2 | SNS1- | Buck 1 Output Voltage Negative Feedback Input. Connect to ground at the point-of-load. | analog input | | C8 | SNS2+ | Buck 2 Output Voltage Positive Feedback Input. Connect to the output at the point-of-load. Connect to AGND if not used. | analog input | | C7 | SNS2- | Buck 2 Output Voltage Negative Feedback Input. Connect to ground at the point-of-load. Connect to AGND if not used. | analog input | | F1 | SNS3+ | Buck 3 Output Voltage Positive Feedback Input. Connect to the output at the point-of-load. Connect to AGND if not used. | analog input | | F2 | SNS3- | Buck 3 Output Voltage Negative Feedback Input. Connect to ground at the point-of-load. Connect to AGND if not used. | analog input | | F8 | SNS4+ | Buck 4 Output Voltage Positive Feedback Input. Connect to the output at the point-of-load. Connect to AGND if not used. | analog input | | F7 | SNS4- | Buck 4 Output Voltage Negative Feedback Input. Connect to ground at the point-of-load. Connect to AGND if not used. | analog input | | F3 | PHCFG0 | Tri-State Phase Configuration Selection Input 0. Connect to $V_{DD}$ , ground, or leave unconnected to configure the buck phases. See the <i>Phase Configuration</i> section of the data sheet for more information. | digital input | | F4 | PHCFG1 | Tri-State Phase Configuration Selection Input 1. Connect to $V_{DD}$ , ground, or leave unconnected to configure the buck phases. See the <i>Phase Configuration</i> section of the data sheet for more information. | digital input | | GENERAL PU | RPOSE INPUT | S/OUTPUTS | | | C6 | GPIO1 | General-Purpose Input/Output. Powered from V <sub>IO</sub> . Mappable to <u>Special Functions</u> . | digital I/O | # **Bump Descriptions (continued)** | PIN | NAME | FUNCTION | TYPE | |----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | D6 | GPIO2 | General-Purpose Input/Output. Powered from V <sub>IO</sub> . Mappable to <u>Special Functions</u> . | digital I/O | | E6 | GPIO3 | General-Purpose Input/Output. Powered from V <sub>IO</sub> . Mappable to <u>Special Functions</u> . | digital I/O | | F6 | GPIO4 | General-Purpose Input/Output. Powered from V <sub>IO</sub> . Mappable to <u>Special Functions</u> . | digital I/O | | D5 | GPIO5 | General-Purpose Input/Output. Powered from V <sub>IO</sub> . Mappable to <u>Special Functions</u> . | digital I/O | | E5 | GPIO6 | General-Purpose Input/Output. Powered from V <sub>IO</sub> . Mappable to <u>Special Functions</u> . | digital I/O | | I <sup>2</sup> C SERIAL IN | TERFACE | | | | C4 | V <sub>IO</sub> | I <sup>2</sup> C Serial Interface and GPIO Voltage Supply. Registers are held in reset when this pin's voltage is invalid. | power input | | D3 | SDA | I <sup>2</sup> C Serial Interface Data | digital I/O | | D4 | SCL | I <sup>2</sup> C Serial Interface Clock | digital input | | DEDICATED IN | NTERNAL SUPF | PLIES | | | E4 | SYS | System Voltage Input. Power input to the internal $V_L$ and $V_{DD}$ linear regulators. Bypass to AGND with a 2.2 $\mu$ F ceramic capacitor. See Figure 16. | power input | | D1 | V <sub>L13</sub> | Phase 1 and 3 Low-Voltage Internal Bias Supply. Provides power to switching FET drivers. Powered from SYS. Bypass V <sub>L13</sub> to PGND1/PGND3 with a 2.2µF ceramic capacitor. Do not load this pin externally. | power output | | E8 | V <sub>L24</sub> | Phase 2 and 4 Low-Voltage Internal Bias Supply. Provides power to switching FET drivers. Powered from SYS. Bypass V <sub>L24</sub> to PGND2/PGND4 with a 2.2µF ceramic capacitor. Do not load this pin externally. | power output | | D2 | V <sub>DD</sub> | Low-Voltage Internal Supply. Powered from SYS. Bypass to AGND with a 1µF ceramic capacitor. Do not load this pin externally. | power output | | E1, D8 | AGND | Quiet Ground. Connect to all other grounds on the PCB. See Figure 15. | ground | | E2 | DGND | Digital Ground. Connect to all other grounds on the PCB. | ground | | TOP-LEVEL C | ONTROL AND I | MONITORING | | | F5 | ENSEQ | Active-High Sequencer Enable Input. Compatible with the SYS voltage domain. Connect to DGND if automatic power sequencing is not required. | digital input | | С3 | nRSTIO | Active-Low, Open-Drain, Reset Input/Output. Use for fault monitoring ( <u>Figure 10</u> ). Connect to other MAX77511/MAX77711s on the PCB for a synchronized fault response. This pin requires a pullup resistor to V <sub>DD</sub> or some other always-present rail. | digital I/O | | E3 | AMUX | Analog Multiplexer Output. Connect to system ADC to perform conversions on output load monitors. Leave this pin unconnected if not used. | analog output | | C5 | nIRQ | Active-Low, Open-Drain Interrupt Output. This pin requires a pullup resistor. | digital output | | LINEAR REGU | LATOR (LDO) | | | | E7 | LDO/AGND | <b>MAX77711</b> : Linear Regulator Output. Bypass to ground on the PCB with a 4.7μF ceramic capacitor. Connect to ground on the PCB if not used. | | | | | MAX77511: Unused pin. Connect to ground on the PCB. | | | D7 | INLDO/AGND | <b>MAX77711:</b> Linear Regulator Input. Bypass to ground on the PCB with a 10μF ceramic capacitor. Connect to ground on the PCB if unused. | power input | | | | MAX77511: Unused pin. Connect to ground on the PCB. | | #### **Detailed Description—Top-Level** The MAX77511/MAX77711 is a high-efficiency, power-management integrated circuit (IC) that combines a quad-phase configurable buck regulator, six GPIOs, and a flexible power sequencer. The MAX77711 includes a 300mA, PMOS, low-dropout linear regulator (LDO). #### Flexible Power Sequencer (FPS) The IC integrates a FPS that controls the power-up/down timing of the system. The functionality of the FPS (Figure 1) is described as follows: - The power-up/down sequence consists of 12 slots that count sequentially in time. - Slots count upwards from 1 to 12 in the power-up sequence (<u>Figure 2</u>, left). - Slots count downwards from 12 to 1 in the power-down sequence (Figure 2, right). - Regulators enable in their assigned slot in the power-up sequence. Regulators disable in their assigned slot in the power-down sequence. - GPIOs assert logic-high in their assigned slot in the power-up sequence. GPIOs assert logic-low in their assigned slot in the power-down sequence. Only GPIO5 and GPIO6 can be assigned to the sequencer. - The slot pitch (t<sub>SLOT</sub>, time between slots) is programmable between 0.625ms and 5ms in binary-weighted steps with the FPS\_SLOT\_T[1:0] bitfield. The default value of these bits can be set at the factory. - Any IC resource (bucks, LDO, GPIOs) can be assigned to power-up/down in any slot. Multiple resources may assign to the same slot. - Use the buck enable bitfield (BENx[3:0]) to assign the bucks to one of the FPS slots. The default value of these bits can be set at the factory. - Use the LDO enable bitfield (LDOEN[3:0]) to assign the LDO to one of the FPS slots. The default value of these bits can be set at the factory. - Use the GPIO function control bitfield (FUNCx[2:0]) to program GPIO5 and GPIO6 to be controlled by the FPS. Use the corresponding GPIOSEQx[3:0] bitfield to control slot assignment. The default value of these bits can be set at the factory. A GPIO programmed to be an FPS digital output (FPSDO) can not be assigned to any other GPIO function. Assert the ENSEQ pin logic-high to activate the IC from shutdown and begin the power-up sequence. Maintain a logic-high on ENSEQ to keep the IC in the on through sequencer state. Bring ENSEQ logic-low to begin the power-down sequence. The power-down sequence also starts if a SYS undervoltage lockout (UVLO) is detected. The immediate shutdown sequence (Figure 3) begins if any of the following happen: - 1. Over-temperature lockout (OTLO) is detected (FLT = 1 due to OTLO). - 2. Short-circuit protection (SCP) fault is detected in any buck regulator (FLT = 1 due to SCP). - 3. nRSTIO pin is pulled low externally. The power-up sequence is prevented if the IC is in UVLO, OTLO, FLT, or the nRSTIO pin is low. Figure 1. Flexible Power Sequencer State Diagram Figure 2. Power-Up/Down Sequence State Actions Figure 3. Immediate Shutdown Sequence State Actions #### General Purpose Input/Output (GPIO) Six GPIOs provide system I/O expansion or hardware control options for the buck regulators. See the <u>GPIO Buck Control</u> section for details on how these pins are used to control the buck regulators. See the <u>Register Map</u> for full details. GPIOx direction is controlled by the corresponding DIRx[1:0] bitfield. GPIO function is controlled by FUNCx[2:0]. The default values of these bitfields can be factory-programmed. Registers can be reprogrammed any time while $I^2C$ is active. The GPIO voltage domain $(V_{IO})$ must be valid for GPIOs to operate. Interrupts are available to signal a change in any GPIO's state. Interrupts are configurable to trigger on rising edge, falling edge, or any edge. #### **Output Mode** Program DIRx[1:0] to 0b00 to configure the GPIO as a general-purpose output (GPO). Use the corresponding DATAx bit to assert the pin logic high or low. The GPIOs function bitfield (FUNCx[2:0]) is a don't care while DIRx[1:0] = 0b00. The GPO can be used in push-pull mode (DRVx = 1) or open-drain mode (DRVx = 0). - Use push-pull output mode for applications that need fast edges and low power consumption. - Open-drain mode requires a pullup resistor. Set the corresponding PUx bit to enable an on-chip pullup resistor between that GPIO and V<sub>IO</sub>. An on-chip pulldown resistor is also available by setting the corresponding PDx bit. Each resistor is typically 100kΩ. - Use open-drain mode to communicate between different voltage domains. For example, to send a signal from a GPO on a 1.8V logic domain (V<sub>IO</sub> = 1.8V) to a device on a 1.2V logic domain, disable the on-chip pullup resistor (PU = 0) and connect an external pullup resistor to 1.2V on the PCB. - The open-drain mode can be used to connect several open-drain (or open-collector) devices together on the same bus to create wired logic (wired AND logic is positive-true; wired OR logic is negative-true). #### **Special Output Mode** Program DIRx[1:0] to 0b01 to configure the GPIO as a special purpose output. Program the corresponding FUNCx[2:0] bits to map a function to the output. There are two possible functions: - The GPIO can output the buck power-OK status value (BPOKx). See the GPIO Buck Control section. - The GPIO can be assigned to the Flexible Power Sequencer (FPS). GPIO5 and GPIO6 only. #### **Input Mode** Program DIRx[1:0] to 0b11 to configure the GPIO as an input. Program the corresponding FUNCx[2:0] to map the logic input to a function. See the *GPIO Buck Control* and *Register Map* sections for full details. The corresponding DBNC\_SELx[1:0] bitfield selects the input debounce time (t<sub>DB-GPI</sub>). - Enable the debounce timer if the GPI is connected to a device that can bounce or chatter (like a mechanical switch). - If the GPI is connected to a circuit with clean logic transitions and no risk of bounce then, disable the debounce timer to eliminate logic delays. - Use the on-chip pullup or pulldown resistors to provide the GPI with a defined input to prevent logic chatter. Set the corresponding PUx bit to enable the pullup. Set PDx to enable the pulldown. Each resistor is typically 100kΩ. - If both corresponding PUx and PDx bits are set concurrently, then internal logic gives the pulldown resistor priority. The pullup resistor is not enabled. #### **GPIO Buck Control** Assign the GPIOs special alternate functions to control the buck regulators. Use the FUNCx[2:0] bitfield to program the corresponding GPIO to control buck enable, DVS, power-OK, or FPWM. Program which buck regulator to control using the corresponding BSELx[1:0] bitfield. See <u>Table 1</u> for details. The special functions are exclusive (e.g., the same GPIO cannot control enable and DVS at the same time). FUNCx[2:0] can be programmed at the factory (see <u>GPIO Factory Options</u>). See the <u>Register Map</u> for details. | Tabl | e 1 | GPIO | Special | <b>Functions</b> | |------|-----|--------------|---------|------------------| | IUNI | | $\mathbf{O}$ | Obcolui | I UIICHOIIS | | FUNCx[2:0] | CONTROL FUNCTION | TYPE | LOGIC LEVEL | SELECTED BUCK BEHAVIOR | | |------------|-------------------|--------|----------------|----------------------------------------------------------|------------------------------------------| | 0b001 | Enable | INPUT | 0 | Follows register control (BENx[3:0]) | | | 1 0000 | Enable | INPUT | 1 | Output enabled | | | 0b010 | DVS | INPUT | 0 | V <sub>OUTx</sub> set by VOUTREGx[7:0] | | | 01000 | DV3 | INPUI | INPUT | 1 | V <sub>OUTx</sub> set by VOUTREGDVSx7:0] | | 0b011 | Forced DWW (EDWW) | INDLIT | 0 | Operating mode set by MODEx[1:0] when buck is enabled | | | 11000 | Forced-PWM (FPWM) | INPUT | 1 | Operating in FPWM when buck is enabled | | | | | | 0 | Buck V <sub>OUTx</sub> is < V <sub>POK</sub> or disabled | | | 0b101 | Power-OK (POK) | OUTPUT | 1<br>(or Hi-Z) | V <sub>OUTx</sub> is > V <sub>POK</sub> | | For example, set FUNC1[2:0] to 0b001 to program GPIO1 as an enable pin. Set BSEL1[1:0] to 0b10 to program this enable pin to control buck 3. Multiple GPIOs controlling the same function for the same buck logic *OR* together. The BSELx[1:0] bitfield is a *don't care* if the corresponding GPIO is not assigned a special buck control function. Bring GPIO above $V_{GPI-HI}$ to assert a logic-high. Lower GPIO below $V_{GPI-LO}$ to assert a logic-low. The logic thresholds are derived from the $V_{IO}$ pin. $V_{IO}$ must be valid for the GPIOs to work as buck special functions or GPIOs. #### **GPIO LDO Control** When using the MAX77711, use any GPIO to control LDO enable by assigning the corresponding FUNCx[2:0] bitfield to 0b100. See the LDO Hardware Enable section for more information. #### **GPIO Factory Options** Each GPIOs corresponding FUNCx[2:0] bitfield is factory-programmable. The GPIOs default pullup, pulldown, interrupt, debounce, direction, and drive control registers depend on the factory-set FUNCx[2:0] code. In other words, the default bit combination in FUNCx[2:0] determines the default value of the other GPIO control fields. See <u>Table 2</u>, <u>Table 3</u> and the *GPIO Buck Control* section for more information. GPIO control registers are reconfigurable any time I<sup>2</sup>C is active. See the <u>Register Map</u> for full details. Contact the factory to request the default GPIO configurations corresponding to each MAX77511/MAX77711 part number. ### **Table 2. GPIO Default Factory Options (Simple Decode)** | FUNCx[2:0] | DEFAULT FUNCTION OPTIONS (SEE <u>Table 3</u> ALSO) | | | | |--------------------|------------------------------------------------------------|--|--|--| | 0x0 - Output Data | Push-pull output driving DATAx | | | | | 0x1 - Buck Enable | Input with pulldown, no interrupt, no debounce | | | | | 0x2 - Buck DVS | Input with pulldown, no interrupt, no debounce | | | | | 0x3 - Buck FPWM | Input with pulldown, no interrupt, no debounce | | | | | 0x4 - LDO Enable* | Input with pulldown, no interrupt, no debounce | | | | | 0x5 - Buck POK | Open-drain output with no pullup driving selected buck POK | | | | | 0x6 - FPS Output** | Push-pull output driving selected FPS slot | | | | | 0x7 - FPS Output** | Open-drain output with no pullup driving selected FPS slot | | | | <sup>\*</sup>MAX77711 only ## **Table 3. GPIO Default Factory Options (Full Decode)** | FUNCx[2:0] | PUx | PDx | IRQ_SELx[1:0] | DBNC_SELx[1:0] | DIRx[1:0] | DRVx | |--------------------|-----|-----|---------------|----------------|-----------|------| | 0x0 - Output Data | 0 | 0 | 0b00 | 0b00 | 0b00 | 1 | | 0x1 - Buck Enable | 0 | 1 | 0b00 | 0b00 | 0b10 | 0 | | 0x2 - Buck DVS | 0 | 1 | 0b00 | 0b00 | 0b10 | 0 | | 0x3 - Buck FPWM | 0 | 1 | 0b00 | 0b00 | 0b10 | 0 | | 0x4 - LDO Enable* | 0 | 1 | 0b00 | 0b00 | 0b10 | 0 | | 0x5 - Buck POK | 0 | 0 | 0b00 | 0b00 | 0b01 | 0 | | 0x6 - FPS Output** | 0 | 0 | 0b00 | 0b00 | 0b01 | 1 | | 0x7 - FPS Output** | 0 | 0 | 0b00 | 0b00 | 0b01 | 0 | <sup>\*</sup>MAX77711 only #### Interrupts (nIRQ) nIRQ is an active-low, open-drain output that is typically routed to the host processor's interrupt input to signal an important change in the ICs status. See the <u>Register Map</u> for a full list of available status and interrupt bits. An external pullup resistor is required for this node. nIRQ is the logical NOR of all unmasked interrupt bits in the ICs register map. All interrupts are masked by default. Masked interrupt bits do not cause the nIRQ pin to change. Unmask the interrupt bits to allow nIRQ to assert. <sup>\*\*</sup>GPIO5 and GPIO6 only. Codes 0x6 and 0x7 set the same function (FPS Digital Output) but have different default drive options. <sup>\*\*</sup>GPIO5 and GPIO6 only. Codes 0x6 and 0x7 set the same function (FPS Digital Output) but have different default drive options. #### **Dedicated Internal Supplies** $V_{L13}$ , $V_{L24}$ , and $V_{DD}$ are 1.8V linear regulators powered from SYS. $V_{L13}$ and $V_{L24}$ provide power for the switching FET gate drivers. $V_{DD}$ provides power for internal logic and control. Bypass $V_{L13}$ and $V_{L24}$ to PGNDx with a minimum 2.2 $\mu$ F ceramic capacitor each. Bypass $V_{DD}$ to AGND with a minimum 1 $\mu$ F ceramic capacitor. Position the bypass capacitors as close to the IC as possible. See the <u>PCB Layout Guidelines</u> for more information. Do not load these regulators externally. $V_{DD}$ automatically activates when $V_{IO}$ is valid or ENSEQ is logic high. $V_{L13}/V_{L24}$ automatically activate when any buck regulator is enabled or if the FVLEN bit is set. Set the FVLEN bit to force enable the $V_{L13}/V_{L24}$ regulators. The buck startup ramp delay time ( $t_{SUDLY}$ ) shortens when $V_{L13}/V_{L24}$ are enabled before the bucks enable. See the <u>Register Map</u> for details. #### Thermal Alarms and OTLO The IC has thermal alarms to monitor if the junction temperature rises above $+120^{\circ}$ C and $+140^{\circ}$ C. See <u>Figure 4</u>. The IC enters over-temperature lockout (OTLO) if the junction temperature exceeds $T_{OTLO}$ (approximately $+165^{\circ}$ C typ). OTLO causes all resources to turn off immediately and latches the IC into a fault state (FLT = 1). See the <u>Short-Circuit and Thermal Protection</u> section for more information. Thermal monitoring is active whenever any of the following conditions are true: - Any buck enables. - The force thermal protection enable bit sets (FTPEN = 1). See the <u>Register Map</u>. - Thermal protection enables (for any reason) and detects T<sub>J</sub> > 120°C (TJ\_S[1:0] reads > 0b00). Protection automatically remains active until T<sub>.I</sub> < 105°C. The TJ\_S[1:0] bitfield continuously indicates the junction temperature status. A maskable interrupt (TJ\_I) is available to signal a change in TJ\_S[1:0]. See the *Register Map* for details. Figure 4. Thermal Alarms and OTLO State Diagram #### **Register Reset Condition** The ICs configuration registers reset to default values when $V_{IO}$ becomes invalid or SYS falls below the POR threshold. Contact the factory to request a version of the IC that does not reset registers when $V_{IO}$ becomes invalid. ## **Factory Options** The IC is factory-configurable with a variety of one-time programmable (OTP) options. The <u>Register Map</u> denotes factory-programmable options by showing *OTP* in the <u>Reset</u> value field. See <u>Table 4</u> and <u>Table 5</u> for selector guides. **Table 4. MAX77711 Factory-Programmed Defaults (OTP Options)** | | MAX77711AEWB | MAX77711BEWB | MAX77711CEWB | MAX77711DEWB | MAX77711EEWB | |------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------| | Option | 711A | 711B | 711C | 711D | 711E | | Chip ID<br>CID[3:0] | 0x0 | 0x2 | 0x4 | 0x5 | 0x6 | | Register Reset | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | | Sequencer Slot Pitch | 1.25ms | 1.25ms | 1.25ms | 0.625ms | 2.50ms | | FPS_SLOT_T[1:0] | 0b01 | 0b01 | 0b01 | 0b00 | 0b10 | | BUCK OPTIONS | | | | | | | FVLEN | 0 (auto) | 0 (auto) | 0 (auto) | 0 (auto) | 0 (auto) | | tsftshrt | 50ms | 25ms | 50ms | 25ms | 25ms | | SCPWARN_TIME[1:0] | 0b10 | 0b01 | 0b10 | 0b01 | 0b01 | | RNGLOCK | 0 (unlocked) | 1 (locked) | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | | RNG1 | 0 | 0 | 0 | 0 | 0 | | RNG2 | 0 | 0 | 0 | 0 | 0 | | RNG3 | 1 | 0 | 1 | 0 | 1 | | RNG4 | 1 | 0 | 1 | 0 | 1 | | V <sub>OUT1</sub> | 0.7V | 0.93V | 1.1V | 0.25V | 1.0V | | VOUTREG1[7:0] | 0x5A | 0x88 | 0xAA | 0x00 | 0x96 | | V <sub>OUT2</sub> | 1.2V | 0.93V | 1.2V | 0.25V | 1.0V | | VOUTREG2[7:0] | 0xBE | 0x88 | 0xBE | 0x00 | 0x96 | | V <sub>OUT3</sub> | 1.8V | 0.93V | 1.8V | 0.25V | 3.3V | | VOUTREG3[7:0] | 0x28 | 0x88 | 0x28 | 0x00 | 0x73 | | V <sub>OUT4</sub> | 3.3V | 1.23V | 3.3V | 0.25V | 1.38V | | VOUTREG4[7:0] | 0x73 | 0xC4 | 0x73 | 0x00 | 0x13 | | I <sub>PEAK-HS1</sub> | 4.5A | 4.5A | 4.5A | 1.5A | 4.5A | | ILIM1[1:0] | 0b11 | 0b11 | 0b11 | 0b00 | 0b11 | | I <sub>PEAK-HS2</sub> | 4.5A | 4.5A | 4.5A | 1.5A | 4.5A | | ILIM2[1:0] | 0b11 | 0b11 | 0b11 | 0b00 | 0b11 | | I <sub>PEAK-HS3</sub> | 4.5A | 4.5A | 4.5A | 1.5A | 4.5A | | ILIM3[1:0] | 0b11 | 0b11 | 0b11 | 0b00 | 0b11 | | I <sub>PEAK-HS4</sub> | 4.5A | 4.5A | 4.5A | 1.5A | 4.5A | | ILIM4[1:0] | 0b11 | 0b11 | 0b11 | 0b00 | 0b11 | | Buck 1 Enable/FPS Slot | Slot 1 | Slot 1 | Slot 3 | Force Disabled 0x0 | Slot 3 | | BEN1[3:0] | 0x2 | 0x2 | 0x4 | | 0x4 | | Buck 2 Enable/FPS Slot | Slot 2 | Slot 1 | Slot 3 | Force Disabled 0x0 | Slot 2 | | BEN2[3:0] | 0x3 | 0x2 | 0x4 | | 0x3 | | Buck 3 Enable/FPS Slot | Slot 3 | Slot 2 | Slot 2 | Force Disabled 0x0 | Slot 1 | | BEN3[3:0] | 0x4 | 0x3 | 0x3 | | 0x2 | | Buck 4 Enable/FPS Slot | Slot 4 | Slot 4 | Slot 4 | Force Disabled 0x0 | Slot 2 | | BEN4[3:0] | 0x5 | 0x5 | 0x5 | | 0x3 | | Buck 1 Soft Start/Stop | ±1.25mV/μs | ±1.25mV/μs | ±1.25mV/µs | 0.15mV/μs | ±0.625mV/µs | | SFTUPDN[2:0] | 0x2 | 0x2 | 0x2 | 0x0 | 0x1 | **Table 4. MAX77711 Factory-Programmed Defaults (OTP Options) (continued)** | | | | • | / ( | , | |-----------------------------------------------------------|--------------------|---------------|---------------|------------------|---------------| | | MAX77711AEWB | MAX77711BEWB | MAX77711CEWB | MAX77711DEWB | MAX77711EEWB | | Buck 2 Soft Start/Stop | ±1.25mV/μs | ±1.25mV/μs | ±1.25mV/µs | 0.15mV/µs | ±1.25mV/μs | | SFTUPDN2[2:0] | 0x2 | 0x2 | 0x2 | 0x0 | 0x2 | | Buck 3 Soft Start/Stop | ±1.25mV/μs | ±1.25mV/μs | ±1.25mV/µs | 0.15mV/µs | ±0.625mV/μs | | SFTUPDN3[2:0] | 0x2 | 0x2 | 0x2 | 0x0 | 0x1 | | Buck 4 Soft Start/Stop | ±1.25mV/μs | ±1.25mV/μs | ±1.25mV/µs | 0.15mV/μs | ±0.625mV/μs | | SFTUPDN4[2:0] | 0x2 | 0x2 | 0x2 | 0x0 | 0x1 | | <u>Soft-Start</u><br><u>I<sub>PEAK-HSx</sub> Override</u> | Off | On | On | On | Off | | <u>Spread Spectrum</u><br><u>Profile</u> | Pseudo-Random | Pseudo-Random | Triangular | Triangular | Pseudo-Random | | <u>Assisted Active</u><br><u>Discharge</u> | Off | Off | On | Off | Off | | <u>Transient Performance</u><br><u>Option</u> | Off | Off | Off | Off | Off | | LDO OPTIONS | | | | | | | LDO Enable/FPS Slot | Slot 5 | Disabled | Slot 5 | Disabled | Enabled | | LDOEN[3:0] | 0x6 | 0x0 | 0x6 | 0x0 | 0x1 | | V <sub>LDO</sub> | 1.8V | 0.4V | 0.6V | 0V | 1.8V | | LDO_VREG[5:0] | 0x38 | 0x00 | 0x08 | 0x0 | 0x38 | | GPIO OPTIONS (SEE Tab | ole 2 AND Table 3) | | | | | | GPIOLOCK | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | | GPIO1 Function | Buck 1 Enable | Buck 1 FPWM | Buck 1 Enable | Buck 1 DVS Input | Buck 1 Enable | | FUNC1[2:0]; BSEL1[1:0] | 0x1; 0x0 | 0x3; 0x0 | 0x1; 0x0 | 0x0; 0x2 | 0x1; 0x0 | | GPIO2 Function | Buck 2 Enable | Buck 2 FPWM | Buck 3 Enable | Buck 1 DVS Input | Buck 2 Enable | | FUNC2[2:0]; BSEL2[1:0] | 0x1; 0x1 | 0x3; 0x1 | 0x1; 0x2 | 0x0; 0x2 | 0x1; 0x1 | | GPIO3 Function | Buck 3 Enable | Buck 3 FPWM | Buck 4 Enable | Buck 1 DVS Input | Buck 3 Enable | | FUNC3[2:0]; BSEL3[1:0] | 0x1; 0x2 | 0x3; 0x2 | 0x1; 0x3 | 0x0; 0x2 | 0x1; 0x2 | | GPIO4 Function | Buck 4 Enable | Buck 4 FPWM | Buck 1 FPWM | Buck 1 DVS Input | Buck 4 Enable | | FUNC4[2:0]; BSEL4[1:0] | 0x1; 0x3 | 0x3; 0x3 | 0x3; 0x0 | 0x0; 0x2 | 0x1; 0x3 | | GPIO5 Function | LDO Enable | FPS Output | Buck 3 FPWM | Buck 1 DVS Input | LDO Enable | | FUNC5[2:0]; BSEL5[1:0] | 0x4; 0x0 | 0x6; 0x0 | 0x3; 0x2 | 0x0; 0x2 | 0x4; 0x0 | | GPIO6 Function | FPS Output | FPS Output | Buck 4 FPWM | Buck 1 DVS Input | FPS Output | | FUNC6[2:0]; BSEL6[1:0] | 0x7; 0x0 | 0x6; 0x0 | 0x3; 0x3 | 0x0; 0x2 | 0x7; 0x0 | | GPIO5 FPS Slot | Slot 6 | Slot 4 | Slot 1 | Slot 1 | Slot 6 | | GPIOSEQ5[3:0] | 0x5 | 0x3 | 0x0 | 0x0 | 0x5 | | GPIO6 FPS Slot | Slot 12 | Slot 6 | Slot 1 | Slot 1 | Slot 12 | | GPIOSEQ6[3:0] | 0xF | 0x5 | 0x0 | 0x0 | 0xF | ### **Table 5. MAX77511 Factory-Programmed Defaults (OTP Options)** | abio or impart router actory i rogrammou Dolatato (OTT Optiono) | | | | | | | | |-----------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--|--|--| | | MAX77511AEWB | MAX77511LEWB | MAX77511MEWB | MAX7511REWB | | | | | Option | 511A | 511L | 511M | 511R | | | | | Chip ID<br>CID[3:0] | 0x1 | 0x9 | 0x7 | 0x8 | | | | | Register Reset | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | V <sub>IO</sub> or SYS Invalid | | | | | Sequencer Slot Pitch<br>FPS_SLOT_T[1:0] | 5ms<br>0b11 | 1.25ms<br>0b01 | 5ms<br>0b11 | 1.25ms<br>0b01 | | | | | BUCK OPTIONS | | , | | | | | | **Table 5. MAX77511 Factory-Programmed Defaults (OTP Options) (continued)** | | MAX77511AEWB | MAX77511LEWB | MAX77511MEWB | MAX7511REWB | |-----------------------------------------------------------|--------------|--------------|--------------|--------------| | FVLEN | 0 (auto) | 0 (auto) | 0 (auto) | 0 (auto) | | <sup>t</sup> SFTSHRT | 100ms | 100ms | 100ms | 100ms | | SCPWARN_TIME[1:0] | 0b11 | 0b11 | 0b11 | 0b11 | | RNGLOCK | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | | RNG1 | 1 | 0 | 1 | 0 | | RNG2 | 1 | 0 | 1 | 0 | | RNG3 | 1 | 1 | 1 | 0 | | RNG4 | 1 | 0 | 1 | 1 | | V <sub>OUT1</sub> | 3.3V | 1.0V | 3.3V | 1.2V | | VOUTREG1[7:0] | 0x73 | 0x96 | 0x73 | 0xBE | | V <sub>OUT2</sub> | 1.8V | 1.0V | 3.3V | 1.2V | | VOUTREG2[7:0] | 0x28 | 0x96 | 0x73 | 0xBE | | V <sub>OUT3</sub> | 5.0V | 3.3V | 5.0V | 1.2V | | VOUTREG3[7:0] | 0xC8 | 0x73 | 0xC8 | 0xBE | | V <sub>OUT4</sub> | 2.5V | 0.95V | 5.0V | 1.8V | | VOUTREG4[7:0] | 0x4B | 0x8C | 0xC8 | 0x28 | | IPEAK-HS1 | 4.5A | 4.5A | 4.5A | 4.5A | | ILIM1[1:0] | 0b11 | 0b11 | 0b11 | 0b11 | | IPEAK-HS2 | 4.5A | 4.5A | 4.5A | 4.5A | | ILIM2[1:0] | 0b11 | 0b11 | 0b11 | 0b11 | | IPEAK-HS3 | 4.5A | 4.5A | 4.5A | 4.5A | | ILIM3[1:0] | 0b11 | 0b11 | 0b11 | 0b11 | | IPEAK-HS4 | 4.5A | 4.5A | 4.5A | 4.5A | | ILIM4[1:0] | 0b11 | 0b11 | 0b11 | 0b11 | | Buck 1 Enable/FPS Slot | Slot 3 | Slot 4 | Slot 3 | Disabled 0x0 | | BEN1[3:0] | 0x4 | 0x5 | 0x4 | | | Buck 2 Enable/FPS Slot | Disabled | Slot 4 | Slot 1 | Disabled 0x0 | | BEN2[3:0] | 0x0 | 0x5 | 0x2 | | | Buck 3 Enable/FPS Slot | Disabled | Slot 2 | Disabled | Disabled 0x0 | | BEN3[3:0] | 0x0 | 0x3 | 0x0 | | | Buck 4 Enable/FPS Slot | Disabled | Slot 3 | Slot 3 | Disabled 0x0 | | BEN4[3:0] | 0x0 | 0x4 | 0x4 | | | Buck 1 Soft Start/Stop | ±0.625mV/μs | ±0.625mV/μs | ±0.625mV/μs | ±0.625mV/µs | | SFTUPDN[2:0] | 0x1 | 0x1 | 0x1 | 0x1 | | Buck 2 Soft Start/Stop | ±0.625mV/μs | ±0.625mV/μs | ±0.625mV/μs | ±0.625mV/μs | | SFTUPDN2[2:0] | 0x1 | 0x1 | 0x1 | 0x1 | | Buck 3 Soft Start/Stop | ±0.625mV/μs | ±2.5mV/µs | ±0.625mV/μs | ±0.625mV/µs | | SFTUPDN3[2:0] | 0x1 | 0x3 | 0x1 | 0x1 | | Buck 4 Soft Start/Stop | ±0.625mV/μs | ±0.625mV/μs | ±0.625mV/μs | ±0.625mV/µs | | SFTUPDN4[2:0] | 0x1 | 0x1 | 0x1 | 0x1 | | <u>Soft-Start</u><br><u>I<sub>PEAK-HSx</sub> Override</u> | On | On | On | On | | <u>Spread Spectrum</u><br><u>Profile</u> | Triangular | Triangular | Triangular | Triangular | | Assisted Active<br>Discharge | Off | Off | Off | Off | Table 5. MAX77511 Factory-Programmed Defaults (OTP Options) (continued) | | MAX77511AEWB | MAX77511LEWB | MAX77511MEWB | MAX7511REWB | |-----------------------------------|----------------------|--------------|-----------------|-----------------| | Transient Performance Option | On | On | On | On | | LDO OPTIONS | | | | | | LDO Enable/FPS Slot<br>LDOEN[3:0] | Disabled 0x0 | Disabled 0x0 | Disabled<br>0x0 | Disabled<br>0x0 | | V <sub>LDO</sub><br>LDO_VREG[5:0] | Do not use | Do not use | Do not use | Do not use | | GPIO OPTIONS (SEE <u>Table 2</u> | AND <u>Table 3</u> ) | | | | | GPIOLOCK | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | 0 (unlocked) | | GPIO1 Function | Buck 1 Enable | Buck 4 POK | GPO | Buck 1 Enable | | FUNC1[2:0]; BSEL1[1:0] | 0x1; 0x0 | 0x5; 0x3 | 0x0; 0x0 | 0x1; 0x0 | | GPIO2 Function | Buck 3 Enable | Buck 1 POK | Buck 3 Enable | GPO | | FUNC2[2:0]; BSEL2[1:0] | 0x1; 0x2 | 0x5, 0x0 | 0x1; 0x2 | 0x0; 0x0 | | GPIO3 Function | Buck 3 Enable | Buck 3 POK | Buck 3 Enable | Buck 4 Enable | | FUNC3[2:0]; BSEL3[1:0] | 0x1; 0x2 | 0x5; 0x2 | 0x1; 0x2 | 0x1; 0x3 | | GPIO4 Function | Buck 1 POK | GPO | Buck 1 POK | GPO | | FUNC4[2:0]; BSEL4[1:0] | 0x5; 0x0 | 0x0; 0x3 | 0x5; 0x0 | 0x0; 0x0 | | GPIO5 Function | Buck 3 POK | GPO | Buck 3 POK | Buck 4 POK | | FUNC5[2:0]; BSEL5[1:0] | 0x5; 0x2 | 0x0; 0x1 | 0x5; 0x2 | 0x5; 0x3 | | GPIO6 Function | Buck 2 Enable | GPO | GPO | Buck 1 POK | | FUNC6[2:0]; BSEL6[1:0] | 0x1; 0x1 | 0x0; 0x0 | 0x0; 0x0 | 0x5; 0x0 | | GPIO5 FPS Slot | Slot 7 | Slot 7 | Slot 7 | Slot 7 | | GPIOSEQ5[3:0] | 0x6 | 0x6 | 0x6 | 0x6 | | GPIO6 FPS Slot | Slot 4 | Slot 4 | Slot 4 | Slot 4 | | GPIOSEQ6[3:0] | 0x3 | 0x3 | 0x3 | 0x3 | ### **Detailed Description—Quad-Channel Configurable Buck Regulator** The IC integrates a high-efficiency, phase-configurable step-down (buck) regulator with four 3A phases ( $\Phi$ ). Four feedback inputs allow up to four different regulated outputs (channels). Each regulator operates on an input supply between 2.3V and 10V. Output voltage is programmable with an I<sup>2</sup>C serial interface between 0.25V and 5.2V in 5mV or 20mV steps depending on the RNGx bit. See the *Output Voltage Selection* section. Each switching phase supports 3A. The phase configuration is selectable by strapping programming pins on the PCB. Any multiphase or single phase combination can be set: $4\Phi$ , $3\Phi+1\Phi$ , $2\Phi+2\Phi$ , $2\Phi+1\Phi+1\Phi$ , or $1\Phi+1\Phi+1\Phi+1\Phi$ . (See the *Phase Configuration* section.) Load capability adds linearly as phases combine ( $1\Phi$ supports 3A, $2\Phi$ supports 6A, etc.). Maximum load capability is 12A in the $4\Phi$ (single output channel) configuration. Four individual 3A outputs can be regulated in the $(1+1+1+1)\Phi$ configuration. Six general-purpose input/outputs (GPIO) add additional flexibility. The GPIOs can be programmed as digital I/O or assigned to special functions: buck enable inputs, buck DVS inputs, buck FPWM mode inputs, or power-OK monitor outputs. See the *GPIO Buck Control section*. ### **Buck Regulator Control Scheme** MAX77511/MAX77711 uses Maxim's proprietary Quick-PWM™ adaptive on-time control scheme. Adaptive on-time control provides fast response to load transients, inherent compensation to input voltage variation, and stable performance at low duty cycles. Buck 1 is referenced in the following explanation. On-times (MOSFET Q1 on) are controlled by the on-time generator circuit. See <u>Figure 5</u>. This circuit calculates an on-time based on the output voltage target ( $V_{OUT-REG1}$ ), the input voltage ( $V_{IN1}$ ), and the target switching frequency ( $F_{SW}$ ). Off-times (MOSFET Q2 on) begin when the on-time ends. Shoot-through current from IN1 to PGND1 is avoided by # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter introducing a brief period of dead time between switching events when neither MOSFET is on. Inductor current conducts through Q2s intrinsic body diode during dead time. The PWM comparator regulates V<sub>OUT1</sub> by modulating off-time. The negative input of the PWM comparator is a voltage proportional to the actual output voltage error added to the inductor current sense. The positive input is a compensation ramp. The PWM comparator begins an on-time (and resets the compensation ramp) when the error voltage plus inductor current becomes less than the ramp. The off-time automatically begins again when the calculated on-time expires. A phase scheduler receives the output of the PWM comparator and prioritizes the on-times of each phase under buck 1 control. The scheduler controls phase spacing (i.e., $2\Phi$ is spaced $180^{\circ}$ apart, $3\Phi$ is spaced $120^{\circ}$ , $4\Phi$ is spaced $90^{\circ}$ ). Multiphase configurations permanently have all phases activated and always switch in sequence during steady-state operation. Phases do not add or shed. Switching frequency ( $F_{SW}$ ) of the adaptive on-time buck is variable and heavily influenced by the instantaneous load. More on-time pulses in a given time (higher $F_{SW}$ ) is observed as load increases. Fewer on-times in a given time (lower $F_{SW}$ ) is observed as load decreases. Figure 5. Buck Control Scheme Diagram #### **Adaptive Off-Time Control** The buck regulator automatically switches from adaptive on-time control to adaptive off-time control when the IC detects duty cycle above 80%. Adaptive off-time control uses an off-time generator circuit and regulates the output voltage by modulating on-time. Changing control methods allows the regulator to maintain high stability and low jitter at high duty cycles. ### **Phase Configuration** The IC has four 3A switching phases which can be configured into single phase or multiphase bucks. Use the PHCFG1 and PHCFG0 pins to program the buck phase configuration. PHCFG1/PHCFG0 are tri-state digital inputs. I<sup>2</sup>C device address is also configured using these pins. See <u>Table 6</u> for programming information. **Table 6. Phase Configuration Programming** | PHCFG1 | PHCFG0 | PHASE (Φ) CONFIGURATION | NUMBER OF OUTPUTS | I <sup>2</sup> C DEVICE ADDRESS (7-BIT) | |--------|--------|-------------------------|-------------------|-----------------------------------------| | 0 | 0 | 4Ф | 1 | 0x71 | | 0 | 1 | 3Ф + 1Ф | 2 | 0x72 | | 0 | Z | 2Ф + 2Ф | 2 | 0x73 | | 1 | 0 | 2Φ + 1Φ + 1Φ | 3 | 0x74 | | 1 | 1 | 2Φ + 1Φ + 1Φ | 3 | 0x75 | | 1 | Z | 1Φ + 1Φ + 1Φ + 1Φ | 4 | 0x76 | | Z | 0 | 1Φ + 1Φ + 1Φ + 1Φ | 4 | 0x77 | | Z | 1 | 1Φ + 1Φ + 1Φ + 1Φ | 4 | 0x4E | | Z | Z | 1Φ + 1Φ + 1Φ + 1Φ | 4 | 0x4F | <sup>0 =</sup> connected to DGND Permanently strap PHCFG1/PHCFG0 to one logic value on the PCB. The logic value of these inputs latches when the device exits shutdown. The PHCFGS[3:0] status bitfield reflects the latched value of the PHCFG1/PHCFG0 pins and can be used to check for errors before the host controller enables the bucks through I<sup>2</sup>C. See the *Register Map* for details. The buck feedback configuration is specific to the phase configuration. For example, a quad-phase $(4\Phi)$ buck regulates a single output voltage using only the SNS1+/SNS1- pins for feedback. The other feedback pins are unused. See <u>Table 7</u> for how to configure the feedback sense pins for each phase configuration. Ground unused feedback sense pins. See the <u>Typical Applications Circuits</u> section of the data sheet for more information. Table 7. Buck Feedback Assignment vs. Phase Configuration | PHASE (Φ) CONFIGURATION | PHASES USED | BUCK NAMING CONVENTION | FEEDBACK INPUTS | |-------------------------|--------------------------|-----------------------------|-----------------| | 4Ф<br>(1 output) | LX1<br>LX2<br>LX3<br>LX4 | Buck 1 (V <sub>OUT1</sub> ) | SNS1+<br>SNS1- | | 3Φ + 1Φ | LX1<br>LX2<br>LX3 | Buck 1 (V <sub>OUT1</sub> ) | SNS1+<br>SNS1- | | (2 outputs) | LX4 | Buck 4 (V <sub>OUT4</sub> ) | SNS4+<br>SNS4- | | 2Φ + 2Φ | LX1<br>LX2 | Buck 1 (V <sub>OUT1</sub> ) | SNS1+<br>SNS1- | | (2 outputs) | LX3<br>LX4 | Buck 3 (V <sub>OUT3</sub> ) | SNS3+<br>SNS3- | $<sup>1 =</sup> connected to V_{DD}$ Z = unconnected Table 7. Buck Feedback Assignment vs. Phase Configuration (continued) | PHASE (Φ) CONFIGURATION | PHASES USED | BUCK NAMING CONVENTION | FEEDBACK INPUTS | |-----------------------------|-------------|-----------------------------|-----------------| | | LX1<br>LX2 | | SNS1+<br>SNS1- | | 2Φ + 1Φ + 1Φ<br>(3 outputs) | LX3 | Buck 3 (V <sub>OUT3</sub> ) | SNS3+<br>SNS3- | | | LX4 | Buck 4 (V <sub>OUT4</sub> ) | SNS4+<br>SNS4- | | | LX1 | Buck 1 (V <sub>OUT1</sub> ) | SNS1+<br>SNS1- | | 1Φ + 1Φ + 1Φ + 1Φ | LX2 | Buck 2 (V <sub>OUT2</sub> ) | SNS2+<br>SNS2- | | (4 outputs) | LX3 | Buck 3 (V <sub>OUT3</sub> ) | SNS3+<br>SNS3- | | | LX4 | Buck 4 (V <sub>OUT4</sub> ) | SNS4+<br>SNS4- | ### **Output Voltage Selection** Target regulation voltage ( $V_{OUT-REG}$ ) is adjustable between 0.25V and 1.3V in 5mV steps, while the range bit is low (RNGx = 0) and between 1V and 5.2V in 20mV steps, while the range bit is high (RNGx = 1). See <u>Table 8</u>. Each buck regulator has an independent corresponding RNGx bit. ### **Table 8. Buck Output Voltage Range** | RANGE BIT (RNG) | V <sub>OUT-REG</sub> PROGRAMMING RANGE (V) | STEP PER LSB (mV) | REQUIRED INDUCTOR VALUE (μH) | |-------------------------|--------------------------------------------|-------------------|------------------------------| | RNG = 0<br>(low-range) | 0.25 to 1.3 | 5 | 0.47 | | RNG = 1<br>(high-range) | 1 to 5.2 | 20 | 1.5 | The same registers (VOUTREGx[7:0] and VOUTREGDVSx[7:0]) set V<sub>OUT-REG</sub> regardless of RNG. The default state of the RNG bit is factory-programmable. The range lock OTP bit (RNGLOCK) prevents serial writes from changing RNG from the factory-default value. See the *Register Map* for details. The VOUTREGx[7:0] bitfield sets the buck output voltage while the corresponding DVS input is logic-low. VOUTREGDVSx[7:0] sets the output voltage when the DVS input is logic-high. DVS is always logic-low if no GPIO is assigned as a DVS input for that particular buck. See the *Digital Voltage Scaling (DVS)* section for more details. #### **Buck Enable Control** #### **Buck Software Enable** Use the $I^2C$ serial interface to program the BENx[3:0] bitfield to 0b001 to enable the corresponding buck output. Program BENx[3:0] to 0b000 to disable the buck. The serial interface is active whenever $V_{IO}$ is valid. #### **Buck Hardware Enable** A buck enable pin is available by assigning a GPIO as a special function buck enable input. When a GPIO is programmed as an enable input, then the interaction between the enable pin and the software ( $I^2C$ ) enable command is a logical OR. The GPIOs derive logic thresholds from the $V_{IO}$ pin. $V_{IO}$ must be valid for the GPIOs to function. Program any GPIOs FUNCx[2:0] bitfield to 0b001 to configure that GPIO as a buck enable pin. Program which buck the enable pin controls using the corresponding BSELx[1:0] bitfield. The logical relationship between multiple GPIOs assigned to enable the same buck is a logical *OR*. See the <u>GPIO Buck Control</u> and the <u>Register Map</u> sections for more information. ### **Buck Flexible Power Sequencer Enable** Use the ENSEQ pin to control the bucks using the Flexible Power Sequencer (FPS). Assert ENSEQ logic-high (or connect to SYS) to cause bucks assigned to the FPS to power-up in a factory-programmed sequence. Bring ENSEQ logic-low to begin the power-down sequence. Power-down starts only after power-up is completed. The sequence consists of 12 time slots. The BENx[3:0] bitfield controls the corresponding buck's slot assignment. The default value of this bitfield can be programmed at the factory and reprogrammed anytime while I<sup>2</sup>C is active. Buck regulators cannot be assigned to a FPS slot and forced-enabled/disabled through software at the same time. However, a GPIO buck enable pin can be assigned while the same buck is assigned to a sequencer slot. The logical interaction between the FPS (ENSEQ) and the GPIO enable pin is a logical *OR*. $V_{IO}$ does not need to be valid for ENSEQ to activate the sequencer. The LDO (MAX77711 only) and GPIOs can also be assigned to the sequencer's slots. See the <u>Flexible Power Sequencer (FPS)</u> and <u>Register Map</u> sections of the data sheet for more information. #### **Buck Power-OK Monitors** The IC features power-OK (POK) comparators to monitor the voltage quality of each buck output. The BPOKx status bits continuously reflect the status of these monitors. BPOKx goes high when the corresponding buck enables, the soft-start finishes, and its output rises above $V_{POK-R}$ (82% of $V_{OUT}$ target typ). BPOKx goes low when the corresponding buck disables or its output falls below $V_{POK-R}$ (78% of $V_{OUT}$ target typ). The BPOK\_I interrupt is available to signal whenever any of the BPOKx status bits change from 1 to 0. Each BPOK bit is separately maskable to prevent BPOK I from asserting. See the *Register Map* for more details. A hardware POK is available by assigning one of the GPIO pins as a POK output. See the *GPIO Buck Control* section for more information. ### **Digital Voltage Scaling (DVS)** Use the digital voltage scaling (DVS) function to command buck output voltages to change quickly. Assign a GPIO as a DVS special function input to enable DVS for the selected buck. See the *GPIO Buck Control* section for details. When the DVS pin is asserted logic-low, then the selected buck's output voltage is programmed by the VOUTREGx[7:0] register. When DVS is asserted high, then the buck's output follows the VOUTREGDVSx[7:0] register. If a buck converter has no DVS pin assigned by a GPIO special function, then the output voltage always follows VOUTREGx[7:0]. When $V_{OUTx}$ is increased by a DVS command, the target voltage is ramped at a positive rate set by the corresponding DVSRISEx[2:0] bitfield. When $V_{OUTx}$ is decreased by DVS, the target voltage is ramped at a negative rate set by the corresponding DVSFALLx[2:0] bitfield. Set the FSRENx bit to enable the corresponding buck to automatically enter FPWM mode (regardless of MODEx[1:0]) when the target voltage is commanded to ramp. FPWM mode allows the buck output to sink current from $C_{OUT}$ to PGND which enables $V_{OUTX}$ to track the negative rate set by DVSFALLx[2:0] (DVS down) or SFTUPDN[2:0] (soft-stop). See Table 9. Table 9. FSREN Effect on Buck Behavior | MODEx[1:0] | FSRENx | BUCK BEHAVIOR IN DC<br>(NO V <sub>OUTx</sub> CHANGE) | BUCK BEHAVIOR DURING RAMP<br>(V <sub>OUTx</sub> CHANGING) | |--------------------|--------|------------------------------------------------------|-----------------------------------------------------------| | SKIP or Turbo SKIP | 0 | Source Only | Source Only | | SKIP OF TURBO SKIP | 1 | Source Only | Source or Sink | | Forced-PWM | Х | Source or Sink | Source or Sink | **Note:** Buck outputs capable of sinking current can follow changes to $V_{OUT_X}$ with negative ramp rates set by DVSFALLx[2:0] or SFTUPDN[2:0] (soft-stop). #### **Buck Regulator Mode** Use the MODEx[1:0] bitfield to program the bucks to one of three modes. The default mode is Turbo SKIP mode. All modes are described as follows: - Forced-PWM (FPWM) mode ensures continuous inductor current at all output loads. Negative inductor current is allowed no less than I<sub>NEG</sub> (-3A typ). The converter can sink DC current from the output capacitor to maintain output voltage regulation. All internal control circuits remain on in FPWM mode to achieve the fastest load transient response. - SKIP mode forces discontinuous inductor current at light loads. The controller prevents negative inductor current by forcing LX to a high-impedance state if inductor current is detected near 0mA. SKIP mode deactivates a portion of the internal control circuitry to conserve quiescent supply current (I<sub>Q</sub>). SKIP mode improves light-load efficiency of the buck by reducing the total number of switching cycles needed to regulate the output. Only use SKIP mode if expected load current is less than 10mA per phase. - Turbo SKIP mode is similar to SKIP mode. Turbo SKIP mode prevents negative inductor current but keeps the internal control circuitry activated to improve the converter's response to load transients. Use Turbo SKIP when expected load currents are more than 10mA per phase. This is the default recommended mode. Mode can be reprogrammed any time while $I^2C$ is active. See the *Typical Operating Characteristics* for a performance overview of the three modes. ## 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter A GPIO special buck control function is available to force the selected buck into FPWM mode using a hardware pin. See the <u>GPIO Buck Control</u> section for details. If a GPIO is assigned as an FPWM input, then the selected buck operates in FPWM mode when the pin is asserted logic-high. The buck operates in the mode programmed by its MODEx[1:0] bitfield when the pin is asserted logic-low. ### Soft-Start and Soft-Stop The IC has internal soft-start and soft-stop ramps that control the slew rate of $V_{OUTx}$ as the bucks startup and shutdown. Ramp rate magnitude is programmed by the SFTUPDNx[2:0] bitfield. This bitfield controls both soft-start and soft-stop slew rate. Each buck has unique control of output ramp rate. The bucks always soft-start whenever enabled by any source (sequencer, hardware input, software command). The bucks soft-start when recovering from a short-circuit protection (SCP) fault or over-temperature lockout (OTLO). The bucks always soft-stop when disabled by the sequencer, hardware enable inputs, or software commands. If any buck regulator causes an SCP fault, then that buck stops switching immediately without soft-stop (LX becomes high-impedance). All other enabled bucks soft-stop in a controlled manner. If OTLO is detected, then all bucks stop switching immediately without soft-stop. Bucks only follow their commanded soft-stop ramp if the buck is capable of sinking current. Use the FSRENx bit to enable the corresponding buck output to sink current and follow soft-stop ramp regardless of MODEx[1:0]. See <u>Table 9</u> for more information. ### **Active Discharge Resistor** The IC integrates a $100\Omega$ active discharge resistor ( $R_{LX-AD}$ ) between LXx and the corresponding PGNDx that discharges the output capacitor when the buck disables and the soft-stop ramp finishes. Write ADENx = 1 through I<sup>2</sup>C to enable the active discharge resistor function for all phases under the master buck's control. For example, if buck 3 is configured as a 2 $\Phi$ (6A) channel, then writing ADEN3 = 1 activates the active discharge resistor on both LX3 and LX4 when buck 3 disables and soft-stop finishes. An internal option for advanced users is discussed in the <u>Assisted Active Discharge after Soft-Stop</u> section of the data sheet. #### **Spread-Spectrum Modulation** The bucks are capable of dithering their switching frequency for noise-sensitive applications. Program the bits in the SPECTMODx[1:0] bitfield to enable spread-spectrum modulation for the corresponding buck regulator. Each buck can activate or deactivate spread-spectrum individually. The spread-spectrum modulation pattern is either pseudo-random or triangular. The choice of pseudo-random or triangular is only programmable at the factory. Spread-spectrum modulation is characterized by two parameters: modulation envelope and modulation rate. - The modulation envelope (ΔF<sub>SW</sub>) determines the maximum difference between the modulated switching frequency and the nominal switching frequency. This controls how much the frequency dithers. The modulation envelope is nominally ±8% for all profiles regardless of pseudo-random or triangular. - The modulation rate determines how quickly the switching frequency changes from one value to another. This controls how fast the frequency dithers. #### **Pseudo-Random Pattern** The pseudo-random engine uses a 4-bit linear feedback shift register (LFSR) to create a pseudo-random value. Refer to Figure 6. The LFSR value is converted to an analog signal and then amplified before being added to the output of the on-time generator circuit. The pseudo-random value shortens or lengthens the on-time of the converter. This causes the control loop to increase or decrease the switching frequency to maintain voltage regulation. Each buck has its own pseudo-random pattern generator. Figure 6. Pseudo-Random Modulator Engine Use the SPECTMODx[1:0] bitfield to enable spread-spectrum to one of three modulation rates ( $F_{SSMOD}$ ). $F_{SSMOD}$ sets the frequency at which the LFSR wraps back to the seed value. The clock rate of the LFSR is $F_{LFSR}$ . This is the frequency at which one pseudo-random value changes to another. Refer to <u>Figure 7</u> for an illustration. Figure 7. 4-Bit Pseudo-Random Modulation Signal Example #### **Triangular Pattern** The triangular engine uses a 4-bit up/down synchronous counter to create a stepped triangle pattern. Refer to Figure 8. The counter value is converted to an analog signal and then amplified before being added to the output of the on-time generator circuit. The counter value progressively shortens and lengthens the on-time of the converter. This causes the control loop to progressively increase and decrease the switching frequency to maintain voltage regulation. Each buck has its own triangular pattern generator. Figure 8. Triangular Modulator Engine Use the SPECTMODx[1:0] bitfield to enable spread-spectrum to one of three modulation rates ( $F_{SSMOD}$ ). $F_{SSMOD}$ sets the frequency at which the counter returns to the same value. The clock rate of the counter is $F_{COUNT}$ . This is the frequency at which the frequency changes from one value to another. Refer to Figure 9 for an illustration. Figure 9. 4-Bit Triangular Modulation Signal Example #### **Output Current Monitoring** The IC is capable of sensing DC current in each switching phase. The output of the circuit is the AMUX pin. The signal on AMUX ranges from 0V to $V_{FS}$ (1.0V typ). Use the MUX\_SEL[2:0] bitfield to select which phase the AMUX pin is monitoring current from. For measuring current in multiphase buck configurations, the host controller must convert current in each phase and then perform the addition. The MAX77511/MAX77711 only provides current information *per phase*. Current information is not summed for multiphase bucks. #### **Method for Measuring Buck Converter Output Current** - 1. Program the multiplexer to switch to the desired output phase by changing the bits in MUX\_SEL[2:0]. - 2. Wait the appropriate channel switching and signal settling time (200µs typ). - 3. Convert the voltage on the AMUX pin and use Equation 1 to determine the average current in that phase. - 4. If using a multiphase buck configuration, then multiply the result of Equation 1 by the number of phases in the buck to approximate the total current (Equation 2). ### **Equation 1** $$I_{\text{PHASE(AVG)}} = \frac{V_{\text{AMUX}}}{G_{\text{DCIMON}}}$$ where G<sub>DCIMON</sub> is the gain of the current monitor (0.333V/A typ). #### **Equation 2** where I<sub>PHASE(AVG)</sub> is the result of the current measurement of a single phase (Equation 1) and N is the number of switching phases configured for the corresponding buck. A more accurate output current measurement is possible by converting the current in a multiphase buck's individual phases and then adding the results. For example, measure the output current of a $3\Phi$ buck configuration by repeating steps 1-3 for each of the three phases in sequence. Add the individual phase measurements together to find the total buck output current. #### **Short-Circuit and Thermal Protection** The IC has fault protection designed to protect itself from abnormal conditions. If any buck is overloaded, cycle-by-cycle current limit prevents inductor current (in each phase) from increasing beyond I<sub>PEAK-HSx</sub>. If an on-time is ended by current limit, then the buck prevents a new on-time from starting until the inductor current falls below I<sub>VALLEY</sub> (1A less than I<sub>PEAK-HS</sub> typ). This prevents inductor current from increasing uncontrollably due to the overloaded output. The bucks have additional short-circuit protection (SCP) and over-temperature lockout (OTLO) protection functions that operate according to the state machine in <u>Figure 10</u>. The operation of the state machine is summarized as follows: - If any enabled buck output falls below V<sub>POK-F</sub> (typically 78% of regulation target), then a warning interrupt asserts (SCPWRN\_I). - If any enabled buck output stays below V<sub>POK-R</sub> (typically 82% of regulation target) for longer than t<sub>SFTSHRT</sub>, then all resources disable and a fault interrupt asserts (FLT\_I). - If any phase has 16 consecutive on-times terminated by current limit, then a warning interrupt asserts (SCPWRN I). - If any phase continues to have an unbroken string of on-times terminated by current limit for longer than t<sub>SFTSHRT</sub>, then all resources disable and a fault interrupt asserts (FLT I). - If any enabled output falls below V<sub>SCP</sub> (typically 20% of regulation target), then all resources disable and a fault interrupt asserts (FLT\_I). - If the junction temperature exceeds T<sub>OTLO</sub> (165°C typ), then all resources disable and a fault interrupt asserts (FLT\_I). - If the FLT\_I interrupt asserts, then the IC pulls the nRSTIO pin low and latches into an internal fault state (FLT = 1). Resources may not enable until the fault state clears. - If there is no fault condition but the nRSTIO pin is pulled low externally, then all resources disable. No interrupt asserts when nRSTIO is driven low externally. Resources may not enable until nRSTIO = 1. SCP monitoring is not active during soft-start and soft-stop ramps. SCP is active during DVS ramps. # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter OTLO monitoring is active whenever any of the following conditions are true: - Any buck enables. - The force thermal protection enable bit sets (FTPEN = 1). See the Register Map. - Thermal protection enables (for any reason) and detects T<sub>J</sub> > 120°C (TJ\_S[1:0] reads > 0b00). Protection automatically remains active until T<sub>.J</sub> < 105°C.</li> The internal fault state is exited when all of the following conditions are true: - The die temperature falls below T<sub>OTLO</sub> by approximately 15°C (TJ S[1:0] < 0b11). - ENSEQ pin is logic-low. - All or some bucks are programmed disabled: - If the fault state was latched due to SCP, then only the buck that caused the SCP needs to be disabled. - If the fault state was latched due to OTLO, then all bucks must be disabled. Figure 10. Fault Protection State Machine ### Reset Input/Ouput (nRSTIO) nRSTIO is an active-low, open-drain input/output pin that is typically connected to all other MAX77511/MAX77711 nRSTIO pins on the PCB. Use nRSTIO in systems using multiple MAX77511/MAX77711 devices that need all outputs to shut off simultaneously if any one output detects a fault (short-circuit or OTLO). See <a href="Figure 11">Figure 11</a> for a recommended system diagram. The IC asserts nRSTIO low if FLT = 1. The IC stops driving nRSTIO low when the fault state is cleared (FLT = 0). See <u>Figure 10</u> for details about the IC fault protection logic. Figure 11. Common nRSTIO for Fault Signaling ### **Detailed Description—Linear Regulator (MAX77711 Only)** The MAX77711 integrates a 300mA PMOS low-dropout linear voltage regulator (LDO). Output voltage is programmable through $I^2C$ between 0.4V and 1.975V in 25mV steps using the LDO\_VREG[5:0] bitfield. A 100 $\Omega$ (typ) active-discharge resistor is available to quickly discharge the LDOs output after the regulator has been disabled. The LDO is not available in the MAX77511. When using MAX77511, connect the INLDO and LDO pins to ground on the PCB and do not make changes to the LDO control registers. Figure 12. LDO Simplified Block Diagram #### **LDO Enable Control** #### **LDO Software Enable** Use the $I^2C$ serial interface to program the LDOEN[3:0] bitfield to 0b001 to enable the LDO. Program LDOEN[3:0] to 0b000 to disable the LDO. The serial interface is active whenever $V_{IO}$ is valid. Do not make changes to this bitfield if using the MAX77511. #### **LDO Hardware Enable** An LDO enable pin is available by assigning a GPIO as a special function LDO enable input (LDOEN). When a GPIO is programmed as an enable input, then the interaction between the enable pin and the software ( $I^2C$ ) enable command is a logical *OR*. The GPIOs derive logic thresholds from the V<sub>IO</sub> pin. V<sub>IO</sub> must be valid for the GPIOs to function. Program any GPIOs FUNCx[2:0] bitfield to 0b100 to configure that GPIO as an LDO enable pin. The logical relationship between multiple GPIOs assigned to enable the LDO is a logic *OR*. See the <u>Register Map</u> section for more information. Do not configure a GPIO as an LDO enable pin when using the MAX77511. #### **LDO Flexible Power Sequencer Enable** The LDO can be controlled using the Flexible Power Sequencer (FPS). See the <u>Flexible Power Sequencer (FPS)</u> section for a full description. The LDOEN[3:0] bitfield controls the LDOs slot assignment in the FPS. The default value of this bitfield can be programmed at the factory. The LDO cannot be assigned to a FPS slot and forced-enabled/disabled through software at the same time. However, a GPIO LDO enable pin can be assigned while the same LDO is assigned to a sequencer slot. The logical interaction between the FPS (ENSEQ) and the GPIO enable pin is a logical *OR*. See the <u>Register Map</u> section of the data sheet for more information. Do not assign the LDO to the FPS when using the MAX77511. ### Detailed Description—I<sup>2</sup>C Serial Interface All MAX77511/MAX77711 versions feature a revision 3.0 I<sup>2</sup>C-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). The MAX77511/MAX77711 is a slave-only device that relies on an external bus master to generate SCL. SCL clock rates from 0Hz to 3.4MHz are supported. I<sup>2</sup>C is an opendrain bus, and therefore, SDA and SCL require pullups. The device's I<sup>2</sup>C communication controller implements 7-bit slave addressing. An I<sup>2</sup>C bus master initiates communication with the slave by issuing a START condition followed by the slave address. The slave address is pin-programmable on the PCB using the PHCFG1 and PHCFG0 pins (see <u>Table 10</u>). These pins also set the buck regulator's phase configuration (see <u>Phase Configuration</u>). All slave addresses not mentioned in <u>Table 10</u> are not acknowledged. The device uses 8-bit registers with 8-bit register addressing. They support standard communication protocols: (1) Writing to a single register, (2) Writing to multiple sequential registers with an automatically incrementing data pointer, (3) Reading from a single register, (4) Reading from multiple sequential registers with an automatically incrementing data pointer. For additional information on the I<sup>2</sup>C protocols, refer to the MAX77511/MAX77711 I<sup>2</sup>C Implementation Guide. Table 10. I<sup>2</sup>C Slave Address Options | [PHCFG1,<br>PHCFG0] | PHASE (Φ)<br>CONFIGURATION | 7-BIT SLAVE<br>ADDRESS | 8-BIT WRITE<br>ADDRESS | 8-BIT READ<br>ADDRESS | |---------------------|----------------------------|------------------------|------------------------|-----------------------| | [0, 0] | 4Ф | 0x71<br>0b 111 0001 | 0xE2<br>0b 1110 0010 | 0xE3<br>0b 1110 0011 | | [0, 1] | 3Ф+1Ф | 0x72<br>0b 111 0010 | 0xE4<br>0b 1110 0100 | 0xE5<br>0b 1110 0101 | | [0, Z] | 2Ф+2Ф | 0x73<br>0b 111 0011 | 0xE6<br>0b 1110 0110 | 0xE7<br>0b 1110 0111 | | [1, 0] | 2Φ+1Φ+1Φ | 0x74<br>0b 111 0100 | 0xE8<br>0b 1110 1000 | 0xE9<br>0b 1110 1001 | | [1, 1] | 2Φ+1Φ+1Φ | 0x75<br>0b 111 0101 | 0xEA<br>0b 1110 1010 | 0xEB<br>0b 1110 1011 | | [1, Z] | 1Φ+1Φ+1Φ+1Φ | 0x76<br>0b 111 0110 | 0xEC<br>0b 1110 1100 | 0xED<br>0b 1110 1101 | | [Z, 0] | 1Φ+1Φ+1Φ+1Φ | 0x77<br>0b 111 0111 | 0xEE<br>0b 1110 1110 | 0xEF<br>0b 1110 1111 | | [Z, 1] | 1Φ+1Φ+1Φ+1Φ | 0x4E<br>0b 100 1110 | 0x9C<br>0b 1001 1100 | 0x9D<br>0b 1001 1101 | | [Z, Z] | 1Φ+1Φ+1Φ+1Φ | 0x4F<br>0b 100 1111 | 0x9E<br>0b 1001 1110 | 0x9F<br>0b 1001 1111 | See Phase Configurations for more information on the PHCFG1 and PHCFG0 pins. #### **Test Mode** The MAX77511/MAX77711 acknowledges the 8-bit device write address 0x50 when test mode is unlocked. Test mode details are confidential. The IC remains out of test mode during normal operation. If possible, leave the test mode address unallocated to allow for the rare event that debugging needs to be performed in cooperation with Maxim. # **Register Map** ### MAX77511/MAX77711 | ADDRESS | NAME | MSB | | | | | | | LSB | |------------|--------------------|-------------------|--------------|--------------|---------------|-------------------|--------------|--------------|--------------| | Global | | | l | | | | | | | | 0x00 | INTERRUPT[7:0] | TJ_I | SYSUV_ | FLT_I | SCPWR<br>N_I | RSVD | GPIO_I | LDOPOK<br>_I | BPOK_I | | 0x01 | GLBL_STATUS_A[7:0] | RNGLO<br>CK | SYSUV | FLT | SCPWR<br>N | BPOK4 | врок3 | BPOK2 | BPOK1 | | 0x02 | GLBL_STATUS_B[7:0] | GPIOLO<br>CK | IRQ_S | FPS_ | S[1:0] | TJ_S | 6[1:0] | LDOPOK | nRSTIO_<br>S | | 0x03 | GPIO_STATUS[7:0] | RSVD | RSVD | GPIO_DI<br>6 | GPIO_DI<br>5 | GPIO_DI<br>4 | GPIO_DI<br>3 | GPIO_DI<br>2 | GPIO_DI<br>1 | | 0x04 | CHIP_DTLS_A[7:0] | | RSVI | D[3:0] | | | RSVI | D[3:0] | | | 0x05 | CHIP_DTLS_B[7:0] | | PHCF | GS[3:0] | | | CID | [3:0] | | | 0x06 | GLBL_CNFG_A[7:0] | M | IUX_SEL[2: | 0] | FVLEN | FPS_SLC | DT_T[1:0] | SCPWARI<br>( | | | 0x07 | GLBL_CNFG_B[7:0] | TJ_IM | SYSUV_<br>IM | FLT_IM | SCPWR<br>N_IM | | RSVI | D[3:0] | | | 0x08 | GLBL_CNFG_C[7:0] | | | | RSVD[6:0] | | | | FTPEN | | Buck 1 Con | figuration | | | | | | | | | | 0x10 | B1_CNFG_A[7:0] | ILIM <sup>-</sup> | 1[1:0] | MODE | E1[1:0] | | BEN | 1[3:0] | | | 0x11 | B1_CNFG_B[7:0] | BPOK1_I<br>M | ADEN1 | SPECTM | IOD1[1:0] | FSREN1 | SI | TUPDN1[2 | :0] | | 0x12 | B1_CNFG_C[7:0] | RSVD | RNG1 | D | VSRISE1[2: | :0] DVSFALL1[2:0] | | | 0] | | 0x13 | B1_CNFG_D[7:0] | | | | VOUTR | EG1[7:0] | | | | | 0x14 | B1_CNFG_E[7:0] | | | | VOUTREC | SDVS1[7:0] | | | | | Buck 2 Con | figuration | | | | | | | | | | 0x20 | B2_CNFG_A[7:0] | ILIM | 2[1:0] | MODE | E2[1:0] | | BEN: | 2[3:0] | | | 0x21 | B2_CNFG_B[7:0] | BPOK2_I<br>M | ADEN2 | SPECTM | IOD2[1:0] | FSREN2 | SI | TUPDN2[2 | :0] | | 0x22 | B2_CNFG_C[7:0] | RSVD | RNG2 | D | VSRISE2[2: | 0] | D | VSFALL2[2: | 0] | | 0x23 | B2_CNFG_D[7:0] | | • | • | VOUTR | EG2[7:0] | | | | | 0x24 | B2_CNFG_E[7:0] | | | | VOUTREC | DVS2[7:0] | | | | | Buck 3 Con | figuration | • | | | | | | | | | 0x30 | B3_CNFG_A[7:0] | ILIM: | 3[1:0] | MODE | E3[1:0] | | BEN | 3[3:0] | | | 0x31 | B3_CNFG_B[7:0] | BPOK3_I<br>M | ADEN3 | SPECTM | IOD3[1:0] | FSREN3 | SI | TUPDN3[2 | :0] | | 0x32 | B3_CNFG_C[7:0] | RSVD | RNG3 | D | VSRISE3[2: | 0] | D | VSFALL3[2: | 0] | | 0x33 | B3_CNFG_D[7:0] | | | ı | | EG3[7:0] | | | | | 0x34 | B3_CNFG_E[7:0] | | | | VOUTREC | DVS3[7:0] | | | | | Buck 4 Con | figuration | | | | | | | | | | 0x40 | B4_CNFG_A[7:0] | ILIM | 4[1:0] | MODE | E4[1:0] | BEN4[3:0] | | | | | 0x41 | B4_CNFG_B[7:0] | BPOK4_I<br>M | ADEN4 | | IOD4[1:0] | FSREN4 | | TUPDN4[2 | :0] | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | ADDRESS | NAME | MSB | | | | | | | LSB | | |-------------------|-----------------------------------|----------------|-------------------------------------|----------------------------|-----------------------|------------|-----------|------------|------|--| | 0x42 | B4_CNFG_C[7:0] | RSVD | VD RNG4 DVSRISE4[2:0] DVSFALL4[2:0] | | | | | 0] | | | | 0x43 | B4_CNFG_D[7:0] | | | | VOUTR | EG4[7:0] | | | | | | 0x44 | B4_CNFG_E[7:0] | | | | VOUTREC | SDVS4[7:0] | | | | | | LDO Config | LDO Configuration (MAX77711 Only) | | | | | | | | | | | 0x50 | LDO_CNFG_A[7:0] | OV_CLM<br>P_EN | RSVD | LDOPOK<br>_IM | ADE_LD<br>O | | LDOE | N[3:0] | | | | 0x51 | LDO_CNFG_B[7:0] | RSVD | RSVD | | | LDO_VF | REG[5:0] | | | | | <b>GPIO</b> Confi | guration | | | | | | | | | | | 0x60 | GPIO_INT[7:0] | RSVD | RSVD | INT6 | INT5 | INT4 | INT3 | INT2 | INT1 | | | 0x61 | GPIO_PULLUP[7:0] | RSVD | RSVD | PU6 | PU5 | PU4 | PU3 | PU2 | PU1 | | | 0x62 | GPIO_PULLDN[7:0] | RSVD | RSVD | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | | | 0x64 | <u>GPIO_CNFG1[7:0]</u> | IRQ_SE | EL1[1:0] | DBNC_S | SEL1[1:0] | DATA1 | DIR1[1:0] | | DRV1 | | | 0x65 | GPIO_CNFG2[7:0] | IRQ_SE | EL2[1:0] | DBNC_S | SEL2[1:0] | DATA2 | DIR2[1:0] | | DRV2 | | | 0x66 | <u>GPIO_CNFG3[7:0]</u> | IRQ_SE | EL3[1:0] | DBNC_S | SEL3[1:0] | DATA3 | DIR | 3[1:0] | DRV3 | | | 0x67 | GPIO_CNFG4[7:0] | IRQ_SE | EL4[1:0] | DBNC_S | SEL4[1:0] | DATA4 | DIR4 | [1:0] | DRV4 | | | 0x68 | GPIO_CNFG5[7:0] | IRQ_SE | EL5[1:0] | DBNC_S | SEL5[1:0] | DATA5 | DIR | 5[1:0] | DRV5 | | | 0x69 | GPIO_CNFG6[7:0] | IRQ_SE | EL6[1:0] | DBNC_S | SEL6[1:0] | DATA6 | DIR | 6[1:0] | DRV6 | | | 0x6A | GPIO_FUNC1[7:0] | RSVD | RSVD | RSVD | BSEL | .1[1:0] | | FUNC1[2:0] | | | | 0x6B | GPIO_FUNC2[7:0] | RSVD | RSVD | RSVD | BSEL | .2[1:0] | | FUNC2[2:0] | | | | 0x6C | GPIO_FUNC3[7:0] | RSVD | RSVD | RSVD | BSEL3[1:0] FUNC3[2:0] | | | | | | | 0x6D | GPIO_FUNC4[7:0] | RSVD | RSVD | RSVD BSEL4[1:0] FUNC4[2:0 | | FUNC4[2:0] | | | | | | 0x6E | GPIO_FUNC5[7:0] | RSVD | RSVD | RSVD BSEL5[1:0] FUNC5[2:0] | | | | | | | | 0x6F | GPIO_FUNC6[7:0] | RSVD | RSVD | RSVD | BSEL | .6[1:0] | | FUNC6[2:0] | | | | 0x70 | <u>GPIO_FPS[7:0]</u> | | GPIOSI | EQ6[3:0] | | | GPIOSE | EQ5[3:0] | | | ### **Register Details** ### **INTERRUPT (0x00)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | Field | TJ_I | SYSUV_I | FLT_I | SCPWRN_I | RSVD | GPIO_I | LDOPOK_I | BPOK_I | | Reset | 0b0 | Access<br>Type | Read<br>Clears All | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | TJ_I | 7 | Thermal Status Interrupt. Operation of this interrupt is affected by FTPEN. | 0 = Die temperature has not risen. TJ_S[1:0] digital code has not increased. 1 = Die temperature has risen. TJ_S[1:0] has increased. | | SYSUV_I | 6 | SYS Undervoltage Lockout Interrupt | 0 = SYS has not fallen below V <sub>UVLO_F</sub> . 1 = SYS has fallen below V <sub>UVLO_F</sub> . SYSUV has changed to 1. | | FLT_I | 5 | Fault Interrupt | 0 = No fault happened.<br>1 = Fault happened. FLT has changed to 1. | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCPWRN_I | 4 | Short-Circuit Protection Warning Interrupt | 0 = No Short-Circuit Warning happened. 1 = Short-Circuit Warning happened. SCPWRN has changed to 1. | | RSVD | 3 | Reserved. Reads back 0. | N/A | | GPIO_I | 2 | GPIO Logic State Change Interrupt | 0 = None of the bits in the GPIO_INT register have changed state. 1 = At least one of the bits in the GPIO_INT register has changed. | | LDOPOK_I | 1 | LDO Power-OK Interrupt. Disabling the LDO does not cause an interrupt. | 0 = The LDO has not fallen below V <sub>POKLDO-F</sub> . 1 = The LDO has fallen below V <sub>POKLDO-F</sub> . The LDO is enabled and LDOPOK has changed to 0. | | BPOK_I | 0 | Buck Power-OK Interrupt. Disabling any buck does not cause an interrupt. | 0 = All unmasked and enabled buck(s) have not fallen below V <sub>POK-F</sub> . 1 = One or more unmasked and enabled buck(s) have fallen below the power-OK threshold (V <sub>POK-F</sub> ). One or more BPOKx bits changed to 0 while enabled. | ### **GLBL\_STATUS\_A (0x01)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Field | RNGLOCK | SYSUV | FLT | SCPWRN | BPOK4 | BPOK3 | BPOK2 | BPOK1 | | Reset | OTP | 0b0 | Access<br>Type | Read Only | BITFIELD | BITS | DESCRIPTION | DECODE | | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RNGLOCK | 7 | Factory-set safety bit for all buck output voltage range control bits (RNGx). | 0 = RNGx can be changed. 1 = RNGx can not be changed. Writes to RNGx are ignored. | | | SYSUV | 6 | SYS Undervoltage Lockout Status | 0 = V <sub>SYS</sub> is OK.<br>1 = V <sub>SYS</sub> < V <sub>UVLO</sub> _F | | | FLT | 5 | Short-Circuit Protection (SCP) and Over-Temperature Lockout (OTLO) Fault Status. This bit indicates the IC is latched in a fault state. Clear the fault state according to Figure 10. | 0 = No SCP or OTLO fault. This IC has not detected a short in any buck regulator and the junction temperature has remained below $T_{OTLO}$ . 1 = SCP or OTLO fault. This IC detected a short in at least one buck regulator or $T_{J} > T_{OLTO}$ . This IC is pulling nRSTIO low. | | | SCPWRN | 4 | Short-Circuit Protection Warning Status | 0 = No Short-Circuit Warning. This IC is not in the short-circuit warning state. 1 = Short-Circuit Warning. This IC is in the short-circuit warning state. | | | врок4 | 3 | Buck 4 Power-OK Status | 0 = Output not OK (V <sub>OUT4</sub> < V <sub>POK-F</sub> ) or disabled.<br>1 = Output OK (V <sub>OUT4</sub> > V <sub>POK-R</sub> ). | | | врок3 | 2 | Buck 3 Power-OK Status | 0 = Output not OK (V <sub>OUT3</sub> < V <sub>POK-F</sub> ) or disabled.<br>1 = Output OK (V <sub>OUT3</sub> > V <sub>POK-R</sub> ). | | | BPOK2 | 1 | Buck 2 Power-OK Status | 0 = Output not OK (V <sub>OUT2</sub> < V <sub>POK-F</sub> ) or disabled.<br>1 = Output OK (V <sub>OUT2</sub> > V <sub>POK-R</sub> ). | | | BPOK1 | 0 | Buck 1 Power-OK Status | 0 = Output not OK (V <sub>OUT1</sub> < V <sub>POK-F</sub> ) or disabled.<br>1 = Output OK (V <sub>OUT1</sub> > V <sub>POK-R</sub> ). | | ### **GLBL\_STATUS\_B (0x02)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------|-----------|------------|--------|-----------|------|-----------|-----------| | Field | GPIOLOCK | IRQ_S | FPS_S[1:0] | | TJ_S[1:0] | | LDOPOK | nRSTIO_S | | Reset | OTP | 0b0 | 0b | 0b00 | | 0b00 | | 0b0 | | Access<br>Type | Read Only | Read Only | Read | l Only | Read | Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOLOCK | 7 | Factory-set safety bit for all GPIO functions. Determines if the function assignment of the GPIOs can be changed by serial writes. | 0 = FUNCx[2:0] and BSELx[1:0] can be changed.<br>1 = FUNCx[2:0] and BSELx[1:0] can not be<br>changed. Writes to these bitfields are ignored. | | IRQ_S | 6 | Interrupt Status. Continuous <i>inverted</i> software mirror of the nIRQ pin as if all interrupts were unmasked. | 0 = No interrupts pending. nIRQ would be high if all interrupts were unmasked. 1 = Interrupts pending. nIRQ would be low if all interrupts were unmasked. | | FPS_S | 5:4 | Flexible Power Sequencer (FPS) Status | 00 = FPS is off.<br>01 = FPS in in power-up sequence.<br>10 = FPS is in power-down sequence.<br>11 = FPS is on. | | TJ_S | 3:2 | Junction Temperature (T <sub>J</sub> ) Status. Operation of this status is affected by FTPEN. If FPTEN = 1, this bitfield always works and thermal protection is continuously active regardless of buck enable. If FTPEN = 0, this bitfield only works when any buck is enabled. | 00 = No Alarm ( $T_J$ < 120°C)<br>01 = Thermal Alarm 1 (120°C < $T_J$ < 140°C)<br>10 = Thermal Alarm 2 (140°C < $T_J$ < 165°C)<br>11 = OTLO ( $T_J$ > 165°C). This condition causes fault (FLT = 1). | | LDOPOK | 1 | LDO Power-OK Status | 0 = LDO output not OK (V <sub>LDO</sub> < V <sub>LDOPOK-F</sub> ) or disabled 1 = LDO output OK (V <sub>LDO</sub> > V <sub>LDOPOK-R</sub> ) | | nRSTIO_S | 0 | Reset I/O (nRSTIO) Status. Continuously mirrors the debounced logic status of the nRSTIO pin. | 0 = nRSTIO is logic-low.<br>1 = nRSTIO is logic-high. | ### **GPIO\_STATUS (0x03)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Field | RSVD | RSVD | GPIO_DI6 | GPIO_DI5 | GPIO_DI4 | GPIO_DI3 | GPIO_DI2 | GPIO_DI1 | | Reset | 0b0 | Access<br>Type | Read Only | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------|---------------------------------------------| | RSVD | 7 | Reserved. Reads back 0. | N/A | | RSVD | 6 | Reserved. Reads back 0. | N/A | | GPIO_DI6 | 5 | GPIO6 Digital Input Value. Reflects the debounced status of the GPIO when DIR6[1:0] = 0b10 or 0b11. | 0 = Input logic low<br>1 = Input logic high | | GPIO_DI5 | 4 | GPIO5 Digital Input Value. Reflects the debounced status of the GPIO when DIR5[1:0] = 0b10 or 0b11. | 0 = Input logic low<br>1 = Input logic high | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------|---------------------------------------------| | GPIO_DI4 | 3 | GPIO4 Digital Input Value. Reflects the debounced status of the GPIO when DIR4[1:0] = 0b10 or 0b11. | 0 = Input logic low<br>1 = Input logic high | | GPIO_DI3 | 2 | GPIO3 Digital Input Value. Reflects the debounced status of the GPIO when DIR3[1:0] = 0b10 or 0b11. | 0 = Input logic low<br>1 = Input logic high | | GPIO_DI2 | 1 | GPIO2 Digital Input Value. Reflects the debounced status of the GPIO when DIR2[1:0] = 0b10 or 0b11. | 0 = Input logic low<br>1 = Input logic high | | GPIO_DI1 | 0 | GPIO1 Digital Input Value. Reflects the debounced status of the GPIO when DIR1[1:0] = 0b10 or 0b11. | 0 = Input logic low<br>1 = Input logic high | ### CHIP\_DTLS\_A (0x04) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-----------|------|--------|---|-----------|------|--------|---|--| | Field | | RSVI | D[3:0] | | RSVD[3:0] | | | | | | Reset | | 0b0 | 000 | | 0b0010 | | | | | | Access<br>Type | Read Only | | | | | Read | l Only | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------|--------| | RSVD | 7:4 | Reserved. Reads back 0b0000. | N/A | | RSVD | 3:0 | Reserved. Bits for internal use only. | N/A | ### CHIP\_DTLS\_B (0x05) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|------|---------|---|----------|------|------|---|--| | Field | | PHCF | GS[3:0] | | CID[3:0] | | | | | | Reset | | 0b0 | 000 | | OTP | | | | | | Access<br>Type | | Read | Only | | | Read | Only | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PHCFGS | 7:4 | Phase Configuration Status. Indicates the latched phase (Φ) configuration from the [PHCFG1,PHCFG0] tri-state logic inputs. | $\begin{array}{c} 0000 = [0,0] \ 4\Phi \\ 0001 = [0,1] \ 3\Phi + 1\Phi \\ 0010 = [0,Z] \ 2\Phi + 2\Phi \\ 0011 = \text{Invalid} \\ 0100 = [1,0] \ 2\Phi + 1\Phi + 1\Phi \\ 0101 = [1,1] \ 2\Phi + 1\Phi + 1\Phi \\ 0110 = [1,Z] \ 1\Phi + 1\Phi + 1\Phi + 1\Phi \\ 0111 = \text{Invalid} \\ 1000 = [Z,0] \ 1\Phi + 1\Phi + 1\Phi + 1\Phi \\ 1001 = [Z,1] \ 1\Phi + 1\Phi + 1\Phi + 1\Phi \\ 1010 = [Z,Z] \ 1\Phi + 1\Phi + 1\Phi + 1\Phi \\ 1011 - 1111 = \text{Invalid} \\ \end{array}$ | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CID | 3:0 | Chip Identification Code for OTP Options. Refer to the <i>Ordering Information</i> for production status. | 0x0 = MAX77711A<br>0x2 = MAX77711B<br>0x4 = MAX77711C<br>0x5 = MAX77711D<br>0x1 = MAX77511A<br>0x7 = MAX77511M<br>0x8 = MAX77511R<br>0x9 = MAX77511L<br>All other codes reserved for future use. | ### GLBL\_CNFG\_A (0x06) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------------|---|---|-------------|--------------------------|------|-------------|------| | Field | MUX_SEL[2:0] | | | FVLEN | FPS_SLOT_T[1:0] SCPWARN_ | | I_TIME[1:0] | | | Reset | 0b000 | | | OTP | 0 | ГР | 0 | TP | | Access<br>Type | Write, Read | | | Write, Read | Write, | Read | Write, | Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | MUX_SEL | 7:5 | DC Current Monitor Selection | 000 = Multiplexer is disabled and AMUX is high-impedance. 001 = Phase 1 Current Monitor. 010 = Phase 2 Current Monitor. 011 = Phase 3 Current Monitor. 100 - 111 = Phase 4 Current Monitor. | | | | FVLEN | 4 | Force $V_{L13}$ and $V_{L24}$ Pre-Enable Control. Clear this bit to reduce standby supply current ( $I_{STNDBY}$ ). Set this bit to shorten buck startup delay time ( $t_{SUDLY}$ ). | 0 = The $V_{L13}/V_{L24}$ regulators are not forced pre-<br>enabled. $V_{L13}/V_{L24}$ automatically turn on when<br>needed.<br>1 = The $V_{L13}/V_{L24}$ regulators are forced pre-<br>enabled regardless of buck enable. | | | | FPS_SLOT_ | 3:2 | Flexible Power Sequencer Slot Pitch Control. Sets t <sub>SLOT</sub> (time between startup slots). | 00 = 0.625ms<br>01 = 1.25ms<br>10 = 2.5ms<br>11 = 5ms | | | | SCPWARN_<br>TIME | 1:0 | Short-Circuit Protection Shutdown Timer. Sets t <sub>SFTSHRT</sub> . The IC shuts down all outputs and drives nRSTIO low if any enabled buck output remains less than 80% of target output voltage for this time. | 00 = Timer disabled (infinity)<br>01 = 25ms<br>10 = 50ms<br>11 = 100ms | | | ### GLBL CNFG B (0x07) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|---------------|--------|--------|--------|---| | Field | TJ_IM | SYSUV_IM | FLT_IM | SCPWRN_I<br>M | | RSVI | D[3:0] | | | Reset | 0b1 | 0b1 | 0b1 | 0b1 | 0b0000 | | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, Read | | Write, | Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------|----------------------------------------------| | TJ_IM | 7 | Thermal Status Interrupt Mask | 0 = TJ_I is unmasked.<br>1 = TJ_I is masked. | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|-------------------------------------------------|------------------------------------------------------| | SYSUV_IM | 6 | SYS Undervoltage Lockout Interrupt Mask | 0 = SYSUV_I is unmasked.<br>1 = SYSUV_I is masked. | | FLT_IM | 5 | Fault Protection Interrupt Mask | 0 = FLT_I is unmasked.<br>1 = FLT_I is masked. | | SCPWRN_I<br>M | 4 | Short-Circuit Protection Warning Interrupt Mask | 0 = SCPWRN_I is unmasked.<br>1 = SCPWRN_I is masked. | | RSVD | 3:0 | Reserved. Bitfield is a don't care. | N/A | ### GLBL CNFG C (0x08) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-----------|---|---|---|---|-------------|---| | Field | | RSVD[6:0] | | | | | | | | Reset | 0b0000000 | | | | | | 0b0 | | | Access<br>Type | Write, Read | | | | | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7:1 | Reserved. Bitfield is a don't care. | N/A | | FTPEN | 0 | Force Thermal Protection Enable | <ul><li>0 = Thermal protection automatically enables when any buck enables.</li><li>1 = Thermal protection is always enabled even if all bucks are disabled.</li></ul> | ### **B1 CNFG A (0x10)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------------|---|------------|------|-----------|--------|------|---|--| | Field | ILIM1[1:0] | | MODE1[1:0] | | BEN1[3:0] | | | | | | Reset | OTP | | 0b | 01 | OTP | | | | | | Access<br>Type | Write, Read | | Write, | Read | | Write, | Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | ILIM1 | 7:6 | Buck 1 Peak Inductor Current Limit Control.<br>Sets I <sub>PEAK-HS</sub> for all buck 1 phases. | 00 = 1.5A<br>01 = 2.25A<br>10 = 3.0A<br>11 = 4.5A | | MODE1 | 5:4 | Buck 1 Mode Control. Turbo SKIP is the recommended default setting. Use SKIP mode when loads are expected <10mA/ phase. Use FPWM mode for the highest VOUT accuracy and lowest ripple. | 00 = SKIP Mode<br>01 = Turbo SKIP Mode<br>10-11 = Forced-PWM (FPWM) Mode | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BEN1 | 3:0 | Buck 1 Enable Control. Hardware enable inputs (using GPIO) are a logical <i>OR</i> with the control output from this bitfield. | 0000 = Disabled<br>0001 = Enabled<br>0010 = FPS Slot 1<br>0011 = FPS Slot 2<br>0100 = FPS Slot 3<br>0101 = FPS Slot 4<br>0110 = FPS Slot 5<br>0111 = FPS Slot 6<br>1000 = FPS Slot 7<br>1001 = FPS Slot 8<br>1010 = FPS Slot 9<br>1011 = FPS Slot 10<br>1100 = FPS Slot 11<br>1101 = FPS Slot 12<br>1110-1111 = FPS Slot 12 | ### **B1\_CNFG\_B (0x11)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|----------------|------|-------------|---------------|-------------|---| | Field | BPOK1_IM | ADEN1 | SPECTMOD1[1:0] | | FSREN1 | SFTUPDN1[2:0] | | | | Reset | 0b1 | 0b1 | 0b | 0b00 | | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, | Read | Write, Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BPOK1_IM | 7 | Buck 1 POK Interrupt Mask | 0 = Unmasked. The buck power-OK interrupt (BPOK_I) asserts when buck 1 is enabled and BPOK1 changes from 1 to 0. 1 = Masked. The buck power-OK interrupt (BPOK_I) does not assert due to buck 1. | | ADEN1 | 6 | Buck 1 Active Discharge Resistor Enable | 0 = Disabled<br>1 = Enabled | | SPECTMOD 1 | 5:4 | Buck 1 Pseudo-Random Spread-Spectrum Modulation Profile. Sets the modulation frequency (F <sub>SSMOD</sub> ) and envelope. Buck 1 F <sub>SSMOD</sub> is further modified by a multiplication factor set by FSSMOD_MUL1[1:0]. | 00 = Disabled (no spread-spectrum)<br>01 = Profile 1 (3kHz, ±8% envelope)<br>10 = Profile 2 (5kHz, ±8% envelope)<br>11 = Profile 3 (7kHz, ±8% envelope) | | FSREN1 | 3 | Buck 1 Falling Slew Rate Enable | 0 = Strictly follows MODE1[1:0] at all times. 1 = Automatically enters forced-PWM mode for DVS and soft-stop events. | | SFTUPDN1 | 2:0 | Buck 1 Soft-Start/Stop Ramp Rate Control. V <sub>OUT1</sub> increases/decreases with this slope whenever the buck is enabled or disabled. | $000 = \pm 0.15 \text{mV/}\mu\text{s}$<br>$001 = \pm 0.625 \text{mV/}\mu\text{s}$<br>$010 = \pm 1.25 \text{mV/}\mu\text{s}$<br>$011 = \pm 2.5 \text{mV/}\mu\text{s}$<br>$100 = \pm 5 \text{mV/}\mu\text{s}$<br>$101 = \pm 10 \text{mV/}\mu\text{s}$<br>$110 = \pm 20 \text{mV/}\mu\text{s}$<br>$111 = \pm 40 \text{mV/}\mu\text{s}$ | ### **B1\_CNFG\_C (0x12)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------------|-------------|---------------|-------------|---|---------------|-------------|---|--| | Field | RSVD | RNG1 | DVSRISE1[2:0] | | | DVSFALL1[2:0] | | | | | Reset | 0b0 | OTP | | 0b000 | | | 0b000 | | | | Access<br>Type | Write, Read | Write, Read | | Write, Read | | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RNG1 | 6 | Buck 1 Output Voltage Range Control. Sets the output voltage range of VOUTREG1[7:0] and VOUTREGDVS1[1:0]. | 0 = (Low-range) 0.25V to 1.3V in 5mV steps<br>1 = (High-range) 1V to 5.2V in 20mV steps | | DVSRISE1 | 5:3 | Buck 1 DVS Rising Ramp Rate Control. V <sub>OUT1</sub> increases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = +0.15mV/µs<br>001 = +0.625mV/µs<br>010 = +1.25mV/µs<br>011 = +2.5mV/µs<br>100 = +5mV/µs<br>101 = +10mV/µs<br>110 = +20mV/µs<br>111 = +40mV/µs | | DVSFALL1 | 2:0 | Buck 1 DVS Falling Ramp Rate Control. V <sub>OUT1</sub> decreases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = -0.15mV/μs<br>001 = -0.625mV/μs<br>010 = -1.25mV/μs<br>011 = -2.5mV/μs<br>100 = -5mV/μs<br>101 = -10mV/μs<br>110 = -20mV/μs<br>111 = -40mV/μs | ### **B1\_CNFG\_D (0x13)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|--------|----------|---|---|---| | Field | | | | VOUTR | EG1[7:0] | | | | | Reset | | | | 0 | ГР | | | | | Access<br>Type | | | | Write, | Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREG1 | 7:0 | Buck 1 Output Voltage Control while DVS1 = 0. If no GPIO is assigned as a special-function DVS input for this buck, then DVS1 = 0 always. Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG1 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG1 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B1\_CNFG\_E (0x14)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|------|---|---------|-----------|---|---|---|--| | Field | | | | VOUTREG | DVS1[7:0] | | | | | | Reset | | 0x00 | | | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREGD<br>VS1 | 7:0 | Buck 1 Output Voltage Control while DVS1 = 1. If no GPIO is assigned as a special-function DVS input for this buck, then DVS1 = 0 always and this register is a <i>don't care</i> . Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG1 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG1 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B2 CNFG A (0x20)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|--------|----------------------|------|-----|--------|------|---| | Field | ILIM2 | 2[1:0] | MODE2[1:0] BEN2[3:0] | | | | | | | Reset | 0 | ГР | 0b | 01 | OTP | | | | | Access<br>Type | Write, | Read | Write, | Read | | Write, | Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ILIM2 | 7:6 | Buck 2 Peak Inductor Current Limit Control.<br>Sets I <sub>PEAK-HS</sub> for all buck 2 phases. | 00 = 1.5A<br>01 = 2.25A<br>10 = 3.0A<br>11 = 4.5A | | MODE2 | 5:4 | Buck 2 Mode Control. Turbo SKIP is the recommended default setting. Use SKIP mode when loads are expected <10mA/phase. Use FPWM mode for the highest VOUT accuracy and lowest ripple. | 00 = SKIP Mode<br>01 = Turbo SKIP Mode<br>10-11 = Forced-PWM (FPWM) Mode | | BEN2 | 3:0 | Buck 2 Enable Control Hardware enable inputs (using GPIO) are a logical <i>OR</i> with the control output from this bitfield. | 0000 = Disabled<br>0001 = Enabled<br>0010 = FPS Slot 1<br>0011 = FPS Slot 2<br>0100 = FPS Slot 3<br>0101 = FPS Slot 4<br>0110 = FPS Slot 5<br>0111 = FPS Slot 6<br>1000 = FPS Slot 7<br>1001 = FPS Slot 8<br>1010 = FPS Slot 9<br>1011 = FPS Slot 10<br>1100 = FPS Slot 11<br>1101 = FPS Slot 12<br>1110-1111 = FPS Slot 12 | ### **B2\_CNFG\_B (0x21)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|----------------|------|-------------|---------------|-------------|---| | Field | BPOK2_IM | ADEN2 | SPECTMOD2[1:0] | | FSREN2 | SFTUPDN2[2:0] | | | | Reset | 0b1 | 0b1 | 0b | 0b00 | | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, | Read | Write, Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BPOK2_IM | 7 | Buck 2 POK Interrupt Mask | 0 = Unmasked. The buck power-OK interrupt (BPOK_I) asserts when buck 2 is enabled and BPOK2 changes from 1 to 0. 1 = Masked. The buck power-OK interrupt (BPOK_I) does not assert due to buck 2. | | ADEN2 | 6 | Buck 2 Active Discharge Resistor Enable | 0 = Disabled<br>1 = Enabled | | SPECTMOD 2 | 5:4 | Buck 2 Pseudo-Random Spread-Spectrum Modulation Profile. Sets the modulation frequency (F <sub>SSMOD</sub> ) and envelope. Buck 2 F <sub>SSMOD</sub> is by further modified by a multiplication factor set by FSSMOD_MUL2[1:0]. | 00 = Disabled (no spread-spectrum)<br>01 = Profile 1 (3kHz, ±8% envelope)<br>10 = Profile 2 (5kHz, ±8% envelope)<br>11 = Profile 3 (7kHz, ±8% envelope) | | FSREN2 | 3 | Buck 2 Falling Slew Rate Enable | 0 = Strictly follows MODE2[1:0] at all times. 1 = Automatically enters forced-PWM mode for DVS and soft-stop events. | | SFTUPDN2 | 2:0 | Buck 2 Soft-Start/Stop Ramp Rate Control. V <sub>OUT2</sub> increases/decreases with this slope whenever the buck is enabled or disabled. | $000 = \pm 0.15 \text{mV/}\mu\text{s}$<br>$001 = \pm 0.625 \text{mV/}\mu\text{s}$<br>$010 = \pm 1.25 \text{mV/}\mu\text{s}$<br>$011 = \pm 2.5 \text{mV/}\mu\text{s}$<br>$100 = \pm 5 \text{mV/}\mu\text{s}$<br>$101 = \pm 10 \text{mV/}\mu\text{s}$<br>$110 = \pm 20 \text{mV/}\mu\text{s}$<br>$111 = \pm 40 \text{mV/}\mu\text{s}$ | ### **B2\_CNFG\_C (0x22)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------------|-------------|---------------|-------|---|---------------|-------------|---|--| | Field | RSVD | RNG2 | DVSRISE2[2:0] | | | DVSFALL2[2:0] | | | | | Reset | 0b0 | OTP | | 0b000 | | | 0b000 | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | | | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RNG2 | 6 | Buck 2 Output Voltage Range Control. Sets the output voltage range of VOUTREG2[7:0] and VOUTREGDVS2[1:0]. | 0 = (Low-range) 0.25V to 1.3V in 5mV steps<br>1 = (High-range) 1V to 5.2V in 20mV steps | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | DVSRISE2 | 5:3 | Buck 2 DVS Rising Ramp Rate Control. V <sub>OUT2</sub> increases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = +0.15mV/µs<br>001 = +0.625mV/µs<br>010 = +1.25mV/µs<br>011 = +2.5mV/µs<br>100 = +5mV/µs<br>101 = +10mV/µs<br>110 = +20mV/µs<br>111 = +40mV/µs | | DVSFALL2 | 2:0 | Buck 2 DVS Falling Ramp Rate Control. V <sub>OUT2</sub> decreases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = -0.15mV/µs<br>001 = -0.625mV/µs<br>010 = -1.25mV/µs<br>011 = -2.5mV/µs<br>100 = -5mV/µs<br>101 = -10mV/µs<br>110 = -20mV/µs<br>111 = -40mV/µs | ## B2\_CNFG\_D (0x23) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|---|---------------|---|---|---|---|---|---|--|--| | Field | | VOUTREG2[7:0] | | | | | | | | | | Reset | | OTP | | | | | | | | | | Access<br>Type | | Write, Read | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREG2 | 7:0 | Buck 2 Output Voltage Control while DVS2 = 0. If no GPIO is assigned as a special-function DVS input for this buck, then DVS2 = 0 always. Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG2 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG2 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B2 CNFG E (0x24)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------------|-------------|---|---|---|---|---|---| | Field | VOUTREGDVS2[7:0] | | | | | | | | | Reset | | 0x00 | | | | | | | | Access<br>Type | | Write, Read | | | | | | | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREGD<br>VS2 | 7:0 | Buck 2 Output Voltage Control while DVS2 = 1. If no GPIO is assigned as a special-function DVS input for this buck, then DVS2 = 0 always and this register is a <i>don't care</i> . Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG2 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG2 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B3\_CNFG\_A (0x30)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|--------|-----------------------|----|---------|-----------|--------|------|---|--| | Field | ILIM3 | ILIM3[1:0] MODE3[1:0] | | E3[1:0] | BEN3[3:0] | | | | | | Reset | OTP | | 0b | 01 | OTP | | | | | | Access<br>Type | Write, | Write, Read Write, F | | Read | | Write, | Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ILIM3 | 7:6 | Buck 3 Peak Inductor Current Limit Control.<br>Sets I <sub>PEAK-HS</sub> for all buck 3 phases. | 00 = 1.5A<br>01 = 2.25A<br>10 = 3.0A<br>11 = 4.5A | | MODE3 | 5:4 | Buck 3 Mode Control. Turbo SKIP is the recommended default setting. Use SKIP mode when loads are expected <10mA/phase. Use FPWM mode for the highest VOUT accuracy and lowest ripple. | 00 = SKIP Mode<br>01 = Turbo SKIP Mode<br>10-11 = Forced-PWM (FPWM) Mode | | BEN3 | 3:0 | Buck 3 Enable Control Hardware enable inputs (using GPIO) are a logical <i>OR</i> with the control output from this bitfield. | 0000 = Disabled<br>0001 = Enabled<br>0010 = FPS Slot 1<br>0011 = FPS Slot 2<br>0100 = FPS Slot 3<br>0101 = FPS Slot 4<br>0110 = FPS Slot 5<br>0111 = FPS Slot 6<br>1000 = FPS Slot 7<br>1001 = FPS Slot 8<br>1010 = FPS Slot 9<br>1011 = FPS Slot 10<br>1100 = FPS Slot 11<br>1101 = FPS Slot 12<br>1110-1111 = FPS Slot 12 | ### **B3\_CNFG\_B (0x31)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|----------------|-------------|--------|---------------|---|---| | Field | BPOK3_IM | ADEN3 | SPECTMOD3[1:0] | | FSREN3 | SFTUPDN3[2:0] | | | | Reset | 0b1 | 0b1 | 0b | 00 | 0b1 | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, | Write, Read | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BPOK3_IM | 7 | Buck 3 POK Interrupt Mask | 0 = Unmasked. The buck power-OK interrupt (BPOK_I) asserts when buck 3 is enabled and BPOK3 changes from 1 to 0. 1 = Masked. The buck power-OK interrupt (BPOK_I) does not assert due to buck 3. | | ADEN3 | 6 | Buck 3 Active Discharge Resistor Enable | 0 = Disabled<br>1 = Enabled | | SPECTMOD 3 | 5:4 | Buck 3 Pseudo-Random Spread-Spectrum Modulation Profile. Sets the modulation frequency (F <sub>SSMOD</sub> ) and envelope. Buck 3 F <sub>SSMOD</sub> is by further modified by a multiplication factor set by FSSMOD_MUL3[1:0]. | 00 = Disabled (no spread-spectrum)<br>01 = Profile 1 (3kHz, ±8% envelope)<br>10 = Profile 2 (5kHz, ±8% envelope)<br>11 = Profile 3 (7kHz, ±8% envelope) | | FSREN3 | 3 | Buck 3 Falling Slew Rate Enable | 0 = Strictly follows MODE3[1:0] at all times. 1 = Automatically enters forced-PWM mode for DVS and soft-stop events. | | SFTUPDN3 | 2:0 | Buck 3 Soft Start/Stop Ramp Rate Control. V <sub>OUT3</sub> increases/decreases with this slope whenever the buck is enabled or disabled. | $000 = \pm 0.15 \text{mV/}\mu\text{s}$<br>$001 = \pm 0.625 \text{mV/}\mu\text{s}$<br>$010 = \pm 1.25 \text{mV/}\mu\text{s}$<br>$011 = \pm 2.5 \text{mV/}\mu\text{s}$<br>$100 = \pm 5 \text{mV/}\mu\text{s}$<br>$101 = \pm 10 \text{mV/}\mu\text{s}$<br>$110 = \pm 20 \text{mV/}\mu\text{s}$<br>$111 = \pm 40 \text{mV/}\mu\text{s}$ | ### **B3 CNFG C (0x32)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------------|-------------|---------------|-------------|---|---------------|-------------|---|--| | Field | RSVD | RNG3 | DVSRISE3[2:0] | | | DVSFALL3[2:0] | | | | | Reset | 0b0 | OTP | | 0b000 | | | 0b000 | | | | Access<br>Type | Write, Read | Write, Read | | Write, Read | | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RNG3 | 6 | Buck 3 Output Voltage Range Control. Sets the output voltage range of VOUTREG3[7:0] and VOUTREGDVS3[1:0]. | 0 = (Low-range) 0.25V to 1.3V in 5mV steps<br>1 = (High-range) 1V to 5.2V in 20mV steps | | DVSRISE3 | 5:3 | Buck 3 DVS Rising Ramp Rate Control. V <sub>OUT3</sub> increases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = +0.15mV/µs<br>001 = +0.625mV/µs<br>010 = +1.25mV/µs<br>011 = +2.5mV/µs<br>100 = +5mV/µs<br>101 = +10mV/µs<br>110 = +20mV/µs<br>111 = +40mV/µs | | DVSFALL3 | 2:0 | Buck 3 DVS Falling Ramp Rate Control. V <sub>OUT3</sub> decreases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = -0.15mV/µs<br>001 = -0.625mV/µs<br>010 = -1.25mV/µs<br>011 = -2.5mV/µs<br>100 = -5mV/µs<br>101 = -10mV/µs<br>110 = -20mV/µs<br>111 = -40mV/µs | ### **B3\_CNFG\_D (0x33)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|---------------|---|--------|------|---|---|---|--| | Field | | VOUTREG3[7:0] | | | | | | | | | Reset | | OTP | | | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREG3 | 7:0 | Buck 3 Output Voltage Control while DVS3 = 0. If no GPIO is assigned as a special-function DVS input for this buck, then DVS3 = 0 always. Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG3 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG3 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B3 CNFG E (0x34)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|------------------|---|--------|------|---|---|---|--| | Field | | VOUTREGDVS3[7:0] | | | | | | | | | Reset | | 0x00 | | | | | | | | | Access<br>Type | | | | Write, | Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREGD<br>VS3 | 7:0 | Buck 3 Output Voltage Control while DVS3 = 1. If no GPIO is assigned as a special-function DVS input for this buck, then DVS3 = 0 always and this register is a <i>don't care</i> . Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG3 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG3 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B4\_CNFG\_A (0x40)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-----------------------|------|--------|------|-------------|---|---|---|--| | Field | ILIM4[1:0] MODE4[1:0] | | | | BEN4[3:0] | | | | | | Reset | OTP | | 0b01 | | OTP | | | | | | Access<br>Type | Write, | Read | Write, | Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|-------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--| | ILIM4 | 7:6 | Buck 4 Peak Inductor Current Limit Control.<br>Sets I <sub>PEAK-HS</sub> for all buck 4 phases. | 00 = 1.5A<br>01 = 2.25A<br>10 = 3.0A<br>11 = 4.5A | | | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODE4 | 5:4 | Buck 4 Mode Control. Turbo SKIP is the recommended default setting. Use SKIP mode when loads are expected <10mA/phase. Use FPWM mode for the highest VOUT accuracy and lowest ripple. | 00 = SKIP Mode<br>01 = Turbo SKIP Mode<br>10-11 = Forced-PWM (FPWM) Mode | | BEN4 | 3:0 | Buck 4 Enable Control Hardware enable inputs (using GPIO) are a logical <i>OR</i> with the control output from this bitfield. | 0000 = Disabled<br>0001 = Enabled<br>0010 = FPS Slot 1<br>0011 = FPS Slot 2<br>0100 = FPS Slot 3<br>0101 = FPS Slot 4<br>0110 = FPS Slot 5<br>0111 = FPS Slot 6<br>1000 = FPS Slot 7<br>1001 = FPS Slot 8<br>1010 = FPS Slot 9<br>1011 = FPS Slot 10<br>1100 = FPS Slot 11<br>1101 = FPS Slot 12<br>1110-1111 = FPS Slot 12 | ### **B4\_CNFG\_B (0x41)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|----------------|------|-------------|---------------|-------------|---| | Field | BPOK4_IM | ADEN4 | SPECTMOD4[1:0] | | FSREN4 | SFTUPDN4[2:0] | | | | Reset | 0b1 | 0b1 | 0b | 0b00 | | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, | Read | Write, Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BPOK4_IM | 7 | Buck 4 POK Interrupt Mask | 0 = Unmasked. The buck power-OK interrupt (BPOK_I) asserts when buck 4 is enabled and BPOK4 changes from 1 to 0. 1 = Masked. The buck power-OK interrupt (BPOK_I) does not assert due to buck 4. | | ADEN4 | 6 | Buck 4 Active Discharge Resistor Enable | 0 = Disabled<br>1 = Enabled | | SPECTMOD 4 | 5:4 | Buck 4 Pseudo-Random Spread-Spectrum Modulation Profile. Sets the modulation frequency (F <sub>SSMOD</sub> ) and envelope. Buck 4 F <sub>SSMOD</sub> is by further modified by a multiplication factor set by FSSMOD_MUL4[1:0]. | 00 = Disabled (no spread-spectrum)<br>01 = Profile 1 (3kHz, ±8% envelope)<br>10 = Profile 2 (5kHz, ±8% envelope)<br>11 = Profile 3 (7kHz, ±8% envelope) | | FSREN4 | 3 | Buck 4 Falling Slew Rate Enable | 0 = Strictly follows MODE4[1:0] at all times. 1 = Automatically enters forced-PWM mode for DVS and soft-stop events. | | SFTUPDN4 | 2:0 | Buck 4 Soft Start/Stop Ramp Rate Control. V <sub>OUT4</sub> increases/decreases with this slope whenever the buck is enabled or disabled. | $000 = \pm 0.15 \text{mV/}\mu\text{s}$<br>$001 = \pm 0.625 \text{mV/}\mu\text{s}$<br>$010 = \pm 1.25 \text{mV/}\mu\text{s}$<br>$011 = \pm 2.5 \text{mV/}\mu\text{s}$<br>$100 = \pm 5 \text{mV/}\mu\text{s}$<br>$101 = \pm 10 \text{mV/}\mu\text{s}$<br>$110 = \pm 20 \text{mV/}\mu\text{s}$<br>$111 = \pm 40 \text{mV/}\mu\text{s}$ | ### **B4\_CNFG\_C (0x42)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------------|-------------|---------------|-------------|---|---------------|-------------|---|--| | Field | RSVD | RNG4 | DVSRISE4[2:0] | | | DVSFALL4[2:0] | | | | | Reset | 0b0 | OTP | | 0b000 | | | 0b000 | | | | Access<br>Type | Write, Read | Write, Read | | Write, Read | | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RNG4 | 6 | Buck 4 Output Voltage Range Control. Sets the output voltage range of VOUTREG4[7:0] and VOUTREGDVS4[1:0]. | 0 = (Low-range) 0.25V to 1.3V in 5mV steps<br>1 = (High-range) 1V to 5.2V in 20mV steps | | DVSRISE4 | 5:3 | Buck 4 DVS Rising Ramp Rate Control. V <sub>OUT4</sub> increases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = +0.15mV/µs<br>001 = +0.625mV/µs<br>010 = +1.25mV/µs<br>011 = +2.5mV/µs<br>100 = +5mV/µs<br>101 = +10mV/µs<br>110 = +20mV/µs<br>111 = +40mV/µs | | DVSFALL4 | 2:0 | Buck 4 DVS Falling Ramp Rate Control. V <sub>OUT4</sub> decreases with this slope whenever the output voltage is modified while the buck is enabled. | 000 = -0.15mV/μs<br>001 = -0.625mV/μs<br>010 = -1.25mV/μs<br>011 = -2.5mV/μs<br>100 = -5mV/μs<br>101 = -10mV/μs<br>110 = -20mV/μs<br>111 = -40mV/μs | ### **B4\_CNFG\_D (0x43)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---------------|-----|---|---|---|---|---|---| | Field | VOUTREG4[7:0] | | | | | | | | | Reset | | OTP | | | | | | | | Access<br>Type | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREG4 | 7:0 | Buck 4 Output Voltage Control while DVS4 = 0. If no GPIO is assigned as a special-function DVS input for this buck, then DVS4 = 0 always. Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG4 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG4 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### **B4\_CNFG\_E (0x44)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|------------------|---|---|---|---|---|---|--| | Field | | VOUTREGDVS4[7:0] | | | | | | | | | Reset | | 0x00 | | | | | | | | | Access<br>Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VOUTREGD<br>VS4 | 7:0 | Buck 4 Output Voltage Control while DVS3 = 1. If no GPIO is assigned as a special-function DVS input for this buck, then DVS4 = 0 always and this register is a <i>don't care</i> . Valid codes between 0x00 and 0xD2 (inclusive). Writes above 0xD2 clamp to 0xD2. | If RNG4 = 0 (low-range): 5mV/LSB in a linear transfer function between 0x00 (0.25V) and 0xD2 (1.3V) If RNG4 = 1 (high-range): 20mV/LSB in a linear transfer function between 0x00 (1V) and 0xD2 (5.2V) | ### LDO CNFG A (0x50) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----------------|-------------|---------------|-------------|---|--------|--------|---| | Field | OV_CLMP_<br>EN | RSVD | LDOPOK_I<br>M | ADE_LDO | | LDOE | N[3:0] | | | Reset | 0b1 | 0b1 | 0b1 | 0b1 | | 0 | ГР | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, Read | | Write, | Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------------|------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | OV_CLMP_E<br>N | 7 | Overvoltage Clamp Enable. Enables the LDO current sink function. | 0 = Overvoltage clamp disabled. The LDO output can not sink current in the event that the output is over-regulated. 1 = Clamp enabled. The LDO output can sink current when the output is over-regulated. | | | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | | | LDOPOK_IM | 5 | LDOPOK_I Interrupt Mask | 0 = Unmasked. The LDO power-OK interrupt (LDOPOK_I) asserts when LDOPOK changes. 1 = Masked. The buck power-OK interrupt (LDOPOK_I) does not assert when LDOPOK changes. | | | | ADE_LDO | 4 | LDO Active Discharge Resistor Enable | 0 = Disabled<br>1 = Enabled | | | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LDOEN | 3:0 | LDO Enable and Mode Control. Use only with MAX77711. Do not modify this bitfield in the MAX77511. | 0000 = Disabled<br>0001 = Enabled<br>0010 = FPS Slot 1<br>0011 = FPS Slot 2<br>0100 = FPS Slot 3<br>0101 = FPS Slot 4<br>0110 = FPS Slot 5<br>0111 = FPS Slot 6<br>1000 = FPS Slot 7<br>1001 = FPS Slot 8<br>1010 = FPS Slot 9<br>1011 = FPS Slot 10<br>1100 = FPS Slot 11<br>1101 = FPS Slot 12<br>1110-1111 = FPS Slot 12 | ### LDO CNFG B (0x51) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|---------------|-----|---|---|---|---| | Field | RSVD | RSVD | LDO_VREG[5:0] | | | | | | | Reset | 0b0 | 0b0 | | OTP | | | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | LDO_VREG | 5:0 | LDO Target Regulation Voltage (VLDO-REG). This 6-bit configuration is a linear transfer function that starts at 0.4V and ends at 1.975V in 25mV increments. | 0x00 = 0.400V<br>0x01 = 0.425V<br>0x02 = 0.450V<br><br>0x30 = 1.600V<br><br>0x38 = 1.800V<br><br>0x3D = 1.925V<br>0x3E = 1.950V<br>0x3F = 1.975V | ### GPIO\_INT (0x60) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | Field | RSVD | RSVD | INT6 | INT5 | INT4 | INT3 | INT2 | INT1 | | Reset | 0b0 | Access<br>Type | Write, Read<br>Clears All | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------|-------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | INT6 | 5 | GPIO5 Interrupt Status. | 0 = No edge detected since last read<br>1 = New edge detected since last read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|-------------------------|-------------------------------------------------------------------------------|--|--| | INT5 | 4 | GPIO5 Interrupt Status. | 0 = No edge detected since last read<br>1 = New edge detected since last read | | | | INT4 | 3 | GPIO4 Interrupt Status. | 0 = No edge detected since last read<br>1 = New edge detected since last read | | | | INT3 | 2 | GPIO3 Interrupt Status. | 0 = No edge detected since last read<br>1 = New edge detected since last read | | | | INT2 | 1 | GPIO2 Interrupt Status. | 0 = No edge detected since last read<br>1 = New edge detected since last read | | | | INT1 | 0 | GPIO1 Interrupt Status. | 0 = No edge detected since last read<br>1 = New edge detected since last read | | | ### **GPIO\_PULLUP (0x61)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | Field | RSVD | RSVD | PU6 | PU5 | PU4 | PU3 | PU2 | PU1 | | Reset | 0b0 | Access<br>Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------|------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | | | PU6 | 5 | GPIO5 Pullup Resistor Enable | 0 = Pullup resistor disabled<br>1 = Pullup resistor to V <sub>IO</sub> | | | | PU5 | 4 | GPIO5 Pullup Resistor Enable | 0 = Pullup resistor disabled<br>1 = Pullup resistor to V <sub>IO</sub> | | | | PU4 | 3 | GPIO4 Pullup Resistor Enable | 0 = Pullup resistor disabled<br>1 = Pullup resistor to V <sub>IO</sub> | | | | PU3 | 2 | GPIO3 Pullup Resistor Enable | 0 = Pullup resistor disabled<br>1 = Pullup resistor to V <sub>IO</sub> | | | | PU2 | 1 | GPIO2 Pullup Resistor Enable | 0 = Pullup resistor disabled<br>1 = Pullup resistor to V <sub>IO</sub> | | | | PU1 | 0 | GPIO1 Pullup Resistor Enable | 0 = Pullup resistor disabled<br>1 = Pullup resistor to V <sub>IO</sub> | | | ### **GPIO\_PULLDN (0x62)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | Field | RSVD | RSVD | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | | Reset | 0b0 | 0b0 | OTP | OTP | OTP | OTP | OTP | OTP | | Access<br>Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | | |----------|------|--------------------------------|-----------------------------------------------------------------|--| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | | PD6 | 5 | GPIO6 Pulldown Resistor Enable | 0 = Pulldown resistor disabled<br>1 = Pulldown resistor to AGND | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------|-----------------------------------------------------------------| | PD5 | 4 | GPIO5 Pulldown Resistor Enable | 0 = Pulldown resistor disabled<br>1 = Pulldown resistor to AGND | | PD4 | 3 | GPIO4 Pulldown Resistor Enable | 0 = Pulldown resistor disabled<br>1 = Pulldown resistor to AGND | | PD3 | 2 | GPIO3 Pulldown Resistor Enable | 0 = Pulldown resistor disabled<br>1 = Pulldown resistor to AGND | | PD2 | 1 | GPIO2 Pulldown Resistor Enable | 0 = Pulldown resistor disabled<br>1 = Pulldown resistor to AGND | | PD1 | 0 | GPIO1 Pulldown Resistor Enable | 0 = Pulldown resistor disabled<br>1 = Pulldown resistor to AGND | ## GPIO\_CNFG1 (0x64) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|----------|----------------|---|-------------|-------------|---|-------------| | Field | IRQ_SE | EL1[1:0] | DBNC_SEL1[1:0] | | DATA1 | DIR1[1:0] | | DRV1 | | Reset | 0b | 00 | 0b00 | | 0b0 | OTP | | OTP | | Access<br>Type | Write, | Read | Write, Read | | Write, Read | Write, Read | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IRQ_SEL1 | 7:6 | GPIO1 Interrupt Configuration. Programs the condition for INT1 to go high. Interrupts only occur when GPIO1 is configured as an input (DIR1[1:0] = 0b10/0b11). | 00 = No interrupt 01 = Interrupt on falling edge detection 10 = Interrupt on rising edge detection 11 = Interrupt on any edge detection | | DBNC_SEL1 | 5:4 | GPIO1 Debounce Configuration. Sets t <sub>DB</sub> -GPI- | 00 = No debounce<br>01 = 0.11ms debounce<br>10 = 0.24ms debounce<br>11 = 0.5ms debounce | | DATA1 | 3 | GPIO1 Data Value. Reads back 0. | 0 = Output logic-low<br>1 = Output logic-high | | DIR1 | 2:1 | GPIO1 Direction Configuration | 00 = Digital Output. Driven by DATA1.<br>01 = Digital Output. Function determined by<br>FUNC1[2:0].<br>10-11 = Digital Input. Function determined by<br>FUNC1[2:0]. | | DRV1 | 0 | GPIO1 Output Driver Selection | 0 = Open-drain<br>1 = Push-pull | # GPIO\_CNFG2 (0x65) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|----------|----------------|---|-------------|-------------|---|-------------| | Field | IRQ_SE | EL2[1:0] | DBNC_SEL2[1:0] | | DATA2 | DIR2[1:0] | | DRV2 | | Reset | 0b | 00 | 0b00 | | 0b0 | OTP | | OTP | | Access<br>Type | Write, | Read | Write, Read | | Write, Read | Write, Read | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | IRQ_SEL2 | 7:6 | GPIO2 Interrupt Configuration. Programs the condition for INT2 to go high. Interrupts only occur when GPIO2 is configured as an input (DIR2[1:0] = 0b10/0b11). | 00 = No interrupt<br>01 = Interrupt on falling edge detection<br>10 = Interrupt on rising edge detection<br>11 = Interrupt on any edge detection | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-----------|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | DBNC_SEL2 | 5:4 | GPIO2 Debounce Configuration. Sets t <sub>DB</sub> -GPI· | 00 = No debounce<br>01 = 0.11ms debounce<br>10 = 0.24ms debounce<br>11 = 0.5ms debounce | | | | DATA2 | 3 | GPIO2 Data Value. Reads back 0. | 0 = Output logic-low<br>1 = Output logic-high | | | | DIR2 | 2:1 | GPIO2 Direction Configuration | 00 = Digital Output. Driven by DATA2.<br>01 = Digital Output. Function determined by<br>FUNC2[2:0].<br>10-11 = Digital Input. Function determined by<br>FUNC2[2:0]. | | | | DRV2 | 0 | GPIO2 Output Driver Selection | 0 = Open-drain<br>1 = Push-pull | | | ## GPIO\_CNFG3 (0x66) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|----------|----------------|---|-------------|-------------|---|-------------| | Field | IRQ_SE | EL3[1:0] | DBNC_SEL3[1:0] | | DATA3 | DIR3[1:0] | | DRV3 | | Reset | 0b | 00 | 0b00 | | 0b0 | OTP | | OTP | | Access<br>Type | Write, | Read | Write, Read | | Write, Read | Write, Read | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IRQ_SEL3 | 7:6 | GPIO3 Interrupt Configuration. Programs the condition for INT3 to go high. Interrupts only occur when GPIO3 is configured as an input (DIR3[1:0] = 0b10/0b11). | 00 = No interrupt 01 = Interrupt on falling edge detection 10 = Interrupt on rising edge detection 11 = Interrupt on any edge detection | | DBNC_SEL3 | 5:4 | GPIO3 Debounce Configuration. Sets t <sub>DB</sub> -GPI- | 00 = No debounce<br>01 = 0.11ms debounce<br>10 = 0.24ms debounce<br>11 = 0.5ms debounce | | DATA3 | 3 | GPIO3 Data Value. Reads back 0. | 0 = Output logic-low<br>1 = Output logic-high | | DIR3 | 2:1 | GPIO0 Direction Configuration | 00 = Digital Output. Driven by DATA3.<br>01 = Digital Output. Function determined by<br>FUNC3[2:0].<br>10-11 = Digital Input. Function determined by<br>FUNC3[2:0]. | | DRV3 | 0 | GPIO3 Output Driver Selection | 0 = Open-drain<br>1 = Push-pull | ## GPIO\_CNFG4 (0x67) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|----------|----------------|---|-------------|-------------|---|-------------| | Field | IRQ_SE | EL4[1:0] | DBNC_SEL4[1:0] | | DATA4 | DIR4[1:0] | | DRV4 | | Reset | 0b | 00 | 0b00 | | 0b0 | OTP | | OTP | | Access<br>Type | Write, | Read | Write, Read | | Write, Read | Write, Read | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | IRQ_SEL4 | 7:6 | GPIO4 Interrupt Configuration. Programs the condition for INT4 to go high. Interrupts only occur when GPIO4 is configured as an input (DIR4[1:0] = 0b10/0b11). | 00 = No interrupt 01 = Interrupt on falling edge detection 10 = Interrupt on rising edge detection 11 = Interrupt on any edge detection | | DBNC_SEL4 | 5:4 | GPIO4 Debounce Configuration. Sets t <sub>DB</sub> -GPI | 00 = No debounce<br>01 = 0.11ms debounce<br>10 = 0.24ms debounce<br>11 = 0.5ms debounce | | DATA4 | 3 | GPIO4 Data Value. Reads back 0. | 0 = Output logic-low<br>1 = Output logic-high | | DIR4 | 2:1 | GPIO0 Direction Configuration | 00 = Digital Output. Driven by DATA4. 01 = Digital Output. Function determined by FUNC4[2:0]. 10-11 = Digital Input. Function determined by FUNC4[2:0]. | | DRV4 | 0 | GPIO4 Output Driver Selection | 0 = Open-drain<br>1 = Push-pull | # GPIO\_CNFG5 (0x68) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|----------|----------------|---|-------------|-------------|---|-------------| | Field | IRQ_SE | EL5[1:0] | DBNC_SEL5[1:0] | | DATA5 | DIR5[1:0] | | DRV5 | | Reset | 0b | 00 | 0b00 | | 0b0 | OTP | | OTP | | Access<br>Type | Write, | Read | Write, Read | | Write, Read | Write, Read | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IRQ_SEL5 | 7:6 | GPIO5 Interrupt Configuration. Programs the condition for INT5 to go high. Interrupts only occur when GPIO5 is configured as an input (DIR5[1:0] = 0b10/0b11). | 00 = No interrupt 01 = Interrupt on falling edge detection 10 = Interrupt on rising edge detection 11 = Interrupt on any edge detection | | DBNC_SEL5 | 5:4 | GPIO5 Debounce Configuration. Sets t <sub>DB</sub> -GPI | 00 = No debounce<br>01 = 0.11ms debounce<br>10 = 0.24ms debounce<br>11 = 0.5ms debounce | | DATA5 | 3 | GPIO5 Data Value. Reads back 0. | 0 = Output logic-low<br>1 = Output logic-high | | DIR5 | 2:1 | GPIO5 Direction Configuration | 00 = Digital Output. Driven by DATA5.<br>01 = Digital Output. Function determined by<br>FUNC5[2:0].<br>10-11 = Digital Input. Function determined by<br>FUNC5[2:0]. | | DRV5 | 0 | GPIO5 Output Driver Selection | 0 = Open-drain<br>1 = Push-pull | # GPIO\_CNFG6 (0x69) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|----------|----------------|---|-------------|-------------|---|-------------| | Field | IRQ_SE | EL6[1:0] | DBNC_SEL6[1:0] | | DATA6 | DIR6[1:0] | | DRV6 | | Reset | 0b | 00 | 0b00 | | 0b0 | OTP | | OTP | | Access<br>Type | Write, | Read | Write, Read | | Write, Read | Write, Read | | Write, Read | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IRQ_SEL6 | 7:6 | GPIO6 Interrupt Configuration. Programs the condition for INT6 to go high. Interrupts only occur when GPIO6 is configured as an input (DIR6[1:0] = 0b10/0b11). | 00 = No interrupt 01 = Interrupt on falling edge detection 10 = Interrupt on rising edge detection 11 = Interrupt on any edge detection | | | | DBNC_SEL6 | 5:4 | GPIO6 Debounce Configuration. Sets t <sub>DB</sub> -GPI | 00 = No debounce<br>01 = 0.11ms debounce<br>10 = 0.24ms debounce<br>11 = 0.5ms debounce | | | | DATA6 | 3 | GPIO6 Data Value. Reads back 0. | 0 = Output logic-low<br>1 = Output logic-high | | | | DIR6 | 2:1 | GPIO6 Direction Configuration | 00 = Digital Output. Driven by DATA6.<br>01 = Digital Output. Function determined by<br>FUNC6[2:0].<br>10-11 = Digital Input. Function determined by<br>FUNC6[2:0]. | | | | DRV6 | 0 | GPIO6 Output Driver Selection | 0 = Open-drain<br>1 = Push-pull | | | # GPIO\_FUNC1 (0x6A) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|-----------------------|------|-----|-------------|---| | Field | RSVD | RSVD | RSVD | BSEL1[1:0] FUNC1[2:0] | | | | | | Reset | 0b0 | 0b0 | 0b0 | 0 | ГР | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, | Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | | | RSVD | 5 | Reserved. Bit is a don't care. | N/A | | | | BSEL1 | 4:3 | GPIO1 Buck Control Regulator Selection. This bitfield is a <i>don't care</i> if a buck control function is not selected. | 00 = Buck 1<br>01 = Buck 2<br>10 = Buck 3<br>11 = Buck 4 | | | | FUNC1 | 2:0 | GPIO1 Function Control. Buck control functions work on the buck regulator specified by BSEL1[1:0]. | When DIR1[1:0] = 0b00: 000-111 = GPIO1 drives the output in DATA1. This bitfield is a don't care. When DIR1[1:0] = 0b01: 000-100 = GPIO1 drives logic-low 101 = Buck Power-OK Output (POKx) 110-111 = GPIO4 drives logic-low When DIR1[1:0] = 0b10 or 0b11: 000 = General-Purpose Input (GPI). No other special function. 001 = Buck Enable Input (BENx) 010 = Buck DVS Input (DVSx) 011 = Buck FPWM Input (FPWMx) 100 = LDO Enable Input (LDOEN) 101-111 = No Function. GPIO1 input is a don't care. | | | ## GPIO\_FUNC2 (0x6B) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|-------------|-------------|-------------|------------|------|------------|-------------|------------|--|--| | Field | RSVD | RSVD | RSVD | BSEL2[1:0] | | FUNC2[2:0] | | FUNC2[2:0] | | | | Reset | 0b0 | 0b0 | 0b0 | 0 | ГР | ОТР | | | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, | Read | | Write, Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | RSVD | 5 | Reserved. Bit is a don't care. | N/A | | BSEL2 | 4:3 | GPIO2 Buck Control Regulator Selection. This bitfield is a <i>don't care</i> if a buck control function is not selected. | 00 = Buck 1<br>01 = Buck 2<br>10 = Buck 3<br>11 = Buck 4 | | FUNC2 | 2:0 | GPIO2 Function Control. Buck control functions work on the buck regulator specified by BSEL2[1:0]. | When DIR2[1:0] = 0b00: 000-111 = GPIO2 drives the output in DATA2. This bitfield is a don't care. When DIR2[1:0] = 0b01: 000-100 = GPIO2 drives logic-low 101 = Buck Power-OK Output (POKx) 110-111 = GPIO4 drives logic-low When DIR2[1:0] = 0b10 or 0b11: 000 = General-Purpose Input (GPI). No other special function. 001 = Buck Enable Input (BENx) 010 = Buck DVS Input (DVSx) 011 = Buck FPWM Input (FPWMx) 100 = LDO Enable Input (LDOEN) 101-111 = No Function. GPIO2 input is a don't care. | # GPIO\_FUNC3 (0x6C) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|------------|------|------------|-------------|---| | Field | RSVD | RSVD | RSVD | BSEL3[1:0] | | FUNC3[2:0] | | | | Reset | 0b0 | 0b0 | 0b0 | 0 | ГР | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, | Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | | | RSVD | 5 | Reserved. Bit is a don't care. | N/A | | | | BSEL3 | 4:3 | GPIO3 Buck Control Regulator Selection. This bitfield is a <i>don't care</i> if a buck control function is not selected. | 00 = Buck 1<br>01 = Buck 2<br>10 = Buck 3<br>11 = Buck 4 | | | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | GPIO3 Function Control. | When DIR3[1:0] = 0b00: 000-111 = GPIO3 drives the output in DATA3. This bitfield is a don't care. When DIR3[1:0] = 0b01: 000-100 = GPIO3 drives logic-low 101 = Buck Power-OK Output (POKx) 110-111 = GPIO4 drives logic-low | | FUNC3 | 2:0 | Buck control functions work on the buck regulator specified by BSEL3[1:0]. | When DIR3[1:0] = 0b10 or 0b11: 000 = General-Purpose Input (GPI). No other special function. 001 = Buck Enable Input (BENx) 010 = Buck DVS Input (DVSx) 011 = Buck FPWM Input (FPWMx) 100 = LDO Enable Input (LDOEN) 101-111 = No Function. GPIO3 input is a don't care. | ## **GPIO FUNC4 (0x6D)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|------------|------|------------|-------------|---| | Field | RSVD | RSVD | RSVD | BSEL4[1:0] | | FUNC4[2:0] | | | | Reset | 0b0 | 0b0 | 0b0 | 0 | ГР | OTP | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, | Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | RSVD | 5 | Reserved. Bit is a don't care. | N/A | | BSEL4 | 4:3 | GPIO4 Buck Control Regulator Selection. This bitfield is a <i>don't care</i> if a buck control function is not selected. | 00 = Buck 1<br>01 = Buck 2<br>10 = Buck 3<br>11 = Buck 4 | | FUNC4 | 2:0 | GPIO4 Function Control. Buck control functions work on the buck regulator specified by BSEL4[1:0]. | When DIR4[1:0] = 0b00: 000-111 = GPIO4 drives the output in DATA4. This bitfield is a don't care. When DIR4[1:0] = 0b01: 000-100 = GPIO4 drives logic-low 101 = Buck Power-OK Output (POKx) 110-111 = GPIO4 drives logic-low When DIR4[1:0] = 0b10 or 0b11: 000 = General-Purpose Input (GPI). No other special function. 001 = Buck Enable Input (BENx) 010 = Buck DVS Input (DVSx) 011 = Buck FPWM Input (FPWMx) 100 = LDO Enable Input (LDOEN) 101-111 = No Function. GPIO4 input is a don't care. | ## GPIO\_FUNC5 (0x6E) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|------------|------|------------|-------------|---| | Field | RSVD | RSVD | RSVD | BSEL5[1:0] | | FUNC5[2:0] | | | | Reset | 0b0 | 0b0 | 0b0 | 0 | ГР | ОТР | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, | Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | RSVD | 5 | Reserved. Bit is a don't care. | N/A | | BSEL5 | 4:3 | GPIO5 Buck Control Regulator Selection. This bitfield is a <i>don't care</i> if a buck control function is not selected. | 00 = Buck 1<br>01 = Buck 2<br>10 = Buck 3<br>11 = Buck 4 | | FUNC5 | 2:0 | GPIO5 Function Control. Buck control functions work on the buck regulator specified by BSEL5[1:0]. Flexible Power Sequencer Digital Output (FPSDO5) causes GPIO5 to go high in the sequencer slot specified by GPIOSEQ5[3:0]. | When DIR5[1:0] = 0b00: 000-111 = GPIO5 drives the output in DATA5. This bitfield is a don't care. When DIR5[1:0] = 0b01: 000-100 = GPIO5 drives logic-low. 101 = Buck Power-OK Output (POKx) 110-111 = FPS Digital Output (FPSDO5) When DIR5[1:0] = 0b10 or 0b11: 000 = General-Purpose Input (GPI). No other special function. 001 = Buck Enable Input (BENx) 010 = Buck DVS Input (DVSx) 011 = Buck FPWM Input (FPWMx) 100 = LDO Enable Input (LDOEN) 101-111 = No Function. GPIO5 input is a don't care. | # GPIO\_FUNC6 (0x6F) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|------------|---------|-------------|---|---| | Field | RSVD | RSVD | RSVD | BSEL6[1:0] | | FUNC6[2:0] | | | | Reset | 0b0 | 0b0 | 0b0 | 0 | OTP OTP | | | | | Access<br>Type | Write, Read | Write, Read | Write, Read | Write, | Read | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | RSVD | 7 | Reserved. Bit is a don't care. | N/A | | RSVD | 6 | Reserved. Bit is a don't care. | N/A | | RSVD | 5 | Reserved. Bit is a don't care. | N/A | | BSEL6 | 4:3 | GPIO6 Buck Control Regulator Selection. This bitfield is a <i>don't care</i> if a buck control function is not selected. | 00 = Buck 1<br>01 = Buck 2<br>10 = Buck 3<br>11 = Buck 4 | # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | When DIR6[1:0] = 0b00:<br>000-111 = GPIO6 drives the output in DATA6. This<br>bitfield is a <i>don't care</i> . | | FUNC6 | 2:0 | GPIO6 Function Control. Buck control functions work on the buck regulator specified by BSEL6[1:0]. Flexible Power Sequencer Digital Output (FPSDO6) causes GPIO6 to go high in the sequencer slot specified by GPIOSEQ6[3:0]. | When DIR6[1:0] = 0b01: 000-100 = GPIO6 drives logic-low. 101 = Buck Power-OK Output (POKx) 110-111 = FPS Digital Output (FPSDO6) When DIR6[1:0] = 0b10 or 0b11: 000 = General-Purpose Input (GPI). No other special function. 001 = Buck Enable Input (BENx) 010 = Buck DVS Input (DVSx) 011 = Buck FPWM Input (FPWMx) | | | | | 100 = LDO Enable Input (LDOEN) 101-111 = No Function. GPIO6 input is a don't care. | ## GPIO FPS (0x70) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|----------|---|---------------|--------|------|---| | Field | | GPIOSE | EQ6[3:0] | | GPIOSEQ5[3:0] | | | | | Reset | | 0 | TP | | OTP | | | | | Access<br>Type | | Write, | Read | | | Write, | Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | GPIOSEQ6 | 7:4 | GPIO6 Flexible Power Sequencer Slot Assignment GPIO6 Flexible Power Sequencer Slot 10000 = FPS Slot 1 20010 = FPS Slot 3 20011 = FPS Slot 4 20100 = FPS Slot 5 20101 = FPS Slot 5 20101 = FPS Slot 6 20110 = FPS Slot 7 20111 = FPS Slot 8 20100 = FPS Slot 9 20101 = FPS Slot 10 20101 = FPS Slot 10 20101 = FPS Slot 11 20101 = FPS Slot 12 20101 = FPS Slot 12 20101 = FPS Slot 12 | | | | GPIOSEQ5 | 3:0 | GPIO5 Flexible Power Sequencer Slot<br>Assignment | 0000 = FPS Slot 1<br>0001 = FPS Slot 2<br>0010 = FPS Slot 3<br>0011 = FPS Slot 4<br>0100 = FPS Slot 5<br>0101 = FPS Slot 6<br>0110 = FPS Slot 7<br>0111 = FPS Slot 8<br>1000 = FPS Slot 9<br>1001 = FPS Slot 10<br>1010 = FPS Slot 11<br>1011 = FPS Slot 12<br>1100-1111 = FPS Slot 12 | | ## Applications Information—Quad-Channel Configurable Buck Regulator #### **Buck Enable Options** The MAX77511/MAX77711 offer a high degree of control flexibility. See <u>Figure 13</u> for suggested methods of controlling the buck regulators. Figure 13. Buck Enable Options #### Sequencer Control (Always-On) Strap the ENSEQ pin to SYS to configure the IC in an *always-on* configuration. See <u>Figure 13</u> (top left). The ICs built-in <u>Flexible Power Sequencer (FPS)</u> begins the power-up sequence whenever $V_{SYS}$ is valid, FLT = 0, and nRSTIO = 1. ENSEQ activates the factory-programmed (default) power-up sequence regardless of the validity of the $V_{IO}$ . Ensure that registers remain in factory reset by connecting $V_{IO}$ to ground on the PCB. See <u>Table 4</u> and <u>Table 5</u> for the default sequence options corresponding to each MAX77511/MAX77711 part number. #### Sequencer Control (On Demand) Control the buck regulators using the built-in <u>Flexible Power Sequencer (FPS)</u>. See <u>Figure 13</u> (top right). Configure the power-up sequence through $I^2C$ and assert the ENSEQ pin logic-high to begin a sequenced startup. The buck regulators activate whenever FLT = 0, nRSTIO = 1, and $V_{SYS}$ is valid. Always drive the ENSEQ pin to prevent chatter in the FPS state machine. # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter ## Hardware (GPIO) Control Enable the buck regulators with hardware enable pins by mapping GPIOs to special buck control functions. See <u>Figure 13</u> (bottom left). Program FUNCx[2:0] = 0b001 to set the corresponding GPIO as a buck enable input. Set the buck target (which buck the pin controls) using the corresponding BSELx[1:0] bitfield. See <u>GPIO Buck Control</u> for full details and an example. $V_{IO}$ must be valid for the GPIOs to operate regardless of GPIO function map. #### Software (I<sup>2</sup>C) Control Control the buck regulators using software commands sent over the I<sup>2</sup>C serial interface. See Figure 13 (bottom right). Assert $V_{IO}$ valid and connect SDA and SCL to a serial host to enable the serial bus and full software control of the MAX77511/MAX77711. When using software, the serial host can do the following: - Set the target output voltage, V<sub>OUT-REGx</sub>. - Set the DVS target output voltage, V<sub>OUT-REG(DVS)x</sub>. - Set the desired soft-start and soft-stop ramp rate (ΔV<sub>OUTx</sub>/Δt). - Set the peak inductor current limit, IPEAK-HSx- - Enable the buck regulator directly using the BENx[3:0] bitfield. - Configure the buck regulator's sequencer slot assignment using the BENx[3:0] bitfield. - Change regulator mode (SKIP, Turbo SKIP, FPWM) dynamically. - Control the active discharge resistor using the ADENx bit. - Set DVS rise and DVS fall ramp rates (ΔV<sub>OUTx</sub>/Δt). - Manage and clear faults (FLT) without external circuitry or system power cycling. - Configure specialized GPIO function maps. - Utilize spare GPIO to expand system I/O. - Directly control the LDO (MAX77711 only). - Selectively unmask important interrupt sources. See the <u>I<sup>2</sup>C Serial Interface</u> and Register Map sections for more information. Configuration registers reset if V<sub>IO</sub> becomes invalid or if SYS falls below the POR threshold. #### **Input Capacitor Selection** Bypass each input pin with a $10\mu F$ nominal input capacitor ( $C_{INx}$ ) that maintains $1\mu F$ or higher effective capacitance at its working voltage. Larger values improve decoupling of the buck regulator, but increase inrush current from the voltage supply when connected. $C_{INx}$ reduces the current peaks drawn from the input power source during buck operation and reduces switching noise in the system. The ESR/ESL of $C_{INx}$ and its series PCB trace should be very low (i.e., <15m $\Omega$ + <2nH) for frequencies up to 2MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, small case size capacitors derate heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet. Refer to *Tutorial* 5527 for more information. #### **Output Capacitor Selection** Sufficient output capacitance ( $C_{OUT}$ ) is required for stable operation of the buck. Choose the effective $C_{OUT}$ to be $60\mu F$ per phase, minimum. (A single phase configuration requires $60\mu F$ , dual-phase requires $120\mu F$ , etc.) Effective $C_{OUT}$ is the actual capacitance value seen by the buck output during operation. Choose effective $C_{OUT}$ carefully by considering the capacitor's initial tolerance, variation with temperature, and derating with DC bias. Refer to *Tutorial* 5527 for more information. # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter Larger values of $C_{OUT}$ (above the required effective minimum) improve load transient performance, but increase the input surge currents during soft-start and output voltage changes. The output filter capacitor must have low enough ESR to meet output ripple and load transient requirements. The output capacitance must be high enough to absorb the inductor energy while transitioning from full-load to no-load conditions. When using high-capacitance, low-ESR capacitors, the filter capacitor's ESR dominates the output voltage ripple in continuous conduction mode. Therefore, the size of the output capacitor depends on the maximum ESR required to meet the output voltage ripple ( $V_{RIPPLE(P-P)}$ ) specifications: $$V_{RIPPLE(P-P)} = ESR \times I_{LOAD} \times LIR$$ where LIR is the inductor's ripple current to average current ratio. Compute LIR with Equation 3. #### **Equation 3:** $$LIR = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times F_{SW} \times I_{I} OAD} \times L$$ where $I_{LOAD}$ is the buck's output current in the particular application (3A/phase max), $V_{IN}$ is the application's input voltage, and $F_{SW}$ is the switching frequency (1MHz nominal). Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, small case size capacitors derate heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet. #### **Inductor Selection** Choose an inductor with a saturation current that is greater than or equal to the maximum peak current limit setting (I<sub>PEAK-HSx</sub>). Inductors with lower saturation current and higher DCR ratings tend to be physically small. Higher values of DCR reduce buck efficiency. Choose the RMS current rating of the inductor (the current at which temperature rises appreciably) based on the system's expected load current per phase. Choose an inductor value based on the range bit (RNGx). - RNG = 0 requires 0.47µH - RNG = 1 requires 1.5µH See <u>Table 8</u> for additional information. One inductor is required per phase. Do not short different LX nets together on the PCB. Do not use a single inductor on a 2 $\Phi$ configuration and short LX1 to LX2, etc. Use the same inductor value for all phases under a single buck's control. For example, if buck 1 is configured in a $3\Phi$ , RNG = 0 configuration, then use $0.47\mu$ H for all inductors under buck 1 control (LX1, LX2, and LX3). See <u>Table 7</u> and the <u>Typical Application Circuits</u> section of the data sheet for more information regarding different phase configurations. #### **Unused Bucks** Follow these guidelines when the application has unused buck converters: - · Connect unused inputs (INx) to SYS. - Leave unused LXx and BSTx pins unconnected (open). - Connect unused SNSx+ and SNSx- feedback inputs to ground. - Connect PGNDx pins to ground on the PCB. Do not confuse unused bucks with unused phases. Phases configured under a master controller must connect according to <u>Table 7</u>. Refer to the <u>Typical Application Circuits</u> section of the data sheet for more information about how phases connect together in different IC configurations. Do not enable unused bucks. If an unused buck (following the guidelines above) enables, then a fault state latches (FLT = 1). Clear the fault state by disabling the buck according to Figure 10. # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter If using a version of the device that has an unused buck assigned to the flexible power sequencer (FPS) by default, choose one of the following options to prevent fault latching: - 1. Do not use the FPS. (Follow the pin guidelines above and strap ENSEQ = 0 on the PCB.) Use software or GPIO special functions to enable the regulators. - 2. Populate the buck's external components. (Treat the unused buck as a utilized buck.) Disable the buck through software after the power-up sequence completes to achieve quiescent power savings. #### **PCB Layout Guidelines** Careful circuit board layout is critical to achieve low switching power losses and clean, stable operation. Figure 14 shows an example PCB layout for the $1\Phi+1\Phi+1\Phi$ configuration of the MAX77711. Follow these guidelines when designing the PCB: - 1. Place the inductors next to their corresponding LX bumps (as close as possible) to minimize PCB trace impedance. Excessive PCB impedance reduces converter efficiency. - 2. Make the trace between the LX bumps and their corresponding inductor short and wide. Do not take up an excessive amount of area. The voltage on this node switches very quickly and additional area creates more radiated emissions. - 3. Place the IN capacitors (C<sub>IN</sub>) as close to the IC as possible, typically next to their corresponding inductors. Use at least one input capacitor per switching phase. Connect the negative terminal of C<sub>IN</sub> as close as possible to the negative terminal of C<sub>OUT</sub> with a low-impedance high-priority path to the corresponding PGNDx bumps. This practice minimizes the switching current path length (i.e., the *hot loop* length). - The routing between LX and its corresponding BST capacitor should be as short as possible. Prioritize BST capacitor (C<sub>BST</sub>) placement to reduce trace length to the IC. - 5. Connect each phase's corresponding PGND to the low-impedance ground plane on the PCB as close to the IC as possible. Do not create ground islands (PGND islands risk interrupting the hot loops). - 6. Prioritize the low-impedance ground plane of the PCB directly underneath the IC, C<sub>OUT</sub>, C<sub>IN</sub>, and inductor. Cutting this ground plane risks interrupting the switching current hot loops. - Place each phase's corresponding output capacitor (C<sub>OUT</sub>) as close to the IC as possible. Minimize the switching current hot loop by placing the negative terminal of C<sub>IN</sub> as close as possible to the negative terminal of the corresponding C<sub>OUT</sub>. - Connect the negative terminal of the V<sub>DD</sub> bypass capacitor (C<sub>VDD</sub>) to AGND. Connect the negative terminal of the V<sub>L13</sub>/V<sub>L24</sub> bypass capacitors (C<sub>VL13</sub>/C<sub>VL24</sub>) to PGND. - AGND must carefully connect to PGND on the PCBs low-impedance ground plane. Kelvin connect AGND to the low-impedance ground plane on the PCB (the same net as PGND) at least 3 millimeters away from the ICs edge. See <u>Figure 15</u> for an illustration. - 10. The IC requires a quiet supply input (SYS) which is often the same net as INx. Carefully bypass SYS to AGND with a dedicated capacitor (C<sub>SYS</sub>). Route a dedicated trace between C<sub>SYS</sub> and the SYS bump. Avoid connecting SYS directly to the nearest IN bumps without dedicated bypassing. See <u>Figure 16</u> for an illustration. - 11. The value of $C_{INLDO}$ should be larger than $C_{LDO}$ . If $C_{LDO} = 4.7 \mu F$ , choose $C_{INLDO} = 10 \mu F$ or greater (MAX77711 only). - 12. For the MAX77511, connect LDO and INLDO to ground. The LDO is unavailable for use for MAX77511. - 13. Do not neglect ceramic capacitor DC voltage derating. Choose capacitor values and case sizes carefully. See the <a href="Output Capacitor Selection">Output Capacitor Selection</a> section and refer to <a href="Tutorial 5527">Tutorial 5527</a> for more information. Figure 14. PCB Layout Example # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter Figure 15. Recommended Ground Connection Figure 16. Recommended SYS Connection #### **Advanced User Information** The following sections outline advanced user information for the buck converter. Contact the factory for additional information. #### **Transient Performance Option** Internal options allow the MAX77511/MAX77711 to improve SKIP and Turbo SKIP mode transient response. See <u>Table 4</u> and <u>Table 5</u> to find if the *transient performance option* is enabled for each MAX77511/MAX77711 part number. Figure 17 details the effect of the *transient performance option* under a load transient while the buck is in Turbo SKIP mode. The *transient performance option*: - · Reduces undershoot upon load attack. - Has no effect upon load release. - Has no effect when the buck is in FPWM mode. Figure 17. Effect of Transient Performance Option on Load Transient Response The *transient performance option* also affects mode change behavior under static load. See <u>Figure 18</u>. Enabling the *transient performance option*: - Reduces undershoot upon mode change from FPWM to Turbo SKIP. - Has no effect upon mode change from Turbo SKIP to FPWM. Figure 18. Effect of Transient Performance Option on Mode Change While the *transient performance option* helps reduce the output disturbance during transients and mode changes, it also causes unintentional mode chatter which results in extra V<sub>OUT</sub> ripple at certain loads. Figure 19 details the unintended side effect of the *transient performance option* when the load is near the CCM/DCM boundary. - The transient performance option causes the device to chatter between its low-power SKIP mode and full-power CCM mode when inductor current is close to the CCM/DCM boundary. This causes extra V<sub>OUT</sub> ripple. - Mode chatter stops when the *transient performance option* is off. A single mode-change ripple event is observed upon mode change. Figure 19. Effect of Transient Performance Option on Mode Chatter Applications must decide if the extra ripple around the critical conduction load (DCM/CCM boundary) is tolerable when requesting a version of the IC with the *transient performance option* on. Use Equation 5 to estimate the buck's critical conduction load (I<sub>CRIT</sub>). #### **Equation 5:** $$I_{\text{CRIT}} = \frac{N}{2} \times \frac{V_{\text{OUT}} \times \left(V_{\text{IN}} - V_{\text{OUT}}\right)}{V_{\text{IN}} \times F_{\text{SW}} \times L}$$ where N is the number of phases, $F_{SW}$ is 1MHz, and L is either 0.47 $\mu$ H or 1.5 $\mu$ H depending on the range setting (RNGx bit). #### **Assisted Active Discharge after Soft-Stop** An internal option improves the effectiveness of the Active Discharge Resistor function. The active discharge function is either *assisted* or *normal* depending on the part number (see <u>Table 4</u> and <u>Table 5</u>). Active discharge (*normal* or *assisted*) only works when the corresponding ADENx bit is set. - Normal active discharge connects an internal 100Ω resistor (R<sub>LX-AD</sub>) between LXx and PGNDx to discharge the output capacitor after soft-stop finishes. Any residual voltage remaining on C<sub>OUT</sub> after soft-stop discharges through R<sub>LX-AD</sub>. - Assisted active discharge connects an internal 0.6Ω (on-resistance) MOSFET between LXx and PGNDx to quickly discharge the output capacitor for 3ms after soft-stop finishes. During this 3ms, the buck converter cannot re-enable. Applications must wait for the 3ms hold-off time to expire before the buck can enable again. The 3ms active discharge timer starts counting down after soft-stop completes and is subject to the root oscillator accuracy. See Figure 20. Figure 20. Normal vs. Assisted Active Discharge #### Soft-Start Peak Inductor Current Limit Override An available internal option overrides the peak inductor current limit ( $I_{PEAK-HSx}$ ) to 1.5A during soft-start. <u>Table 4</u> and <u>Table 5</u> list whether the override is enabled for each MAX77511/MAX77711 part number. If the override is enabled, the inductor peak current limit is forced to 1.5A regardless of the ILIMx[1:0] control bitfield during the soft-start ramp. The ILIMx[1:0] bitfield still controls the peak current limit after soft-start finishes. If the override is disabled, then inductor peak current limit follows the ILIMx[1:0] control field at all times while the buck is enabled. Carefully consider the following to determine if this override is needed: - Each buck has a soft-start ramp rate control (SFTUPDNx[2:0]) configurable from 0.15mV/µs to 40mV/µs. This ramp rate is factory-programmable. Use slower ramp rates to minimize input current during buck startup. - Each buck has an inductor peak current limit (ILIMx[1:0]) control from 1.5A to 4.5A. This value is also factoryprogrammable. Use smaller limit values to minimize input current in the event of startup into excessive C<sub>OUT</sub> or shortcircuit. The soft-start rate and I<sub>PEAK-HSx</sub> factory options provide most applications a method of limiting inrush current during buck startup. Choose to override the soft-start current limit to 1.5A for additional safety. Consider that a low inductor current limit during soft-start might result in a non-linear soft-start ramp. It is possible that the override affects normal startup behavior. Figure 21 shows an example of the override not affecting soft-start. The soft-start rate is slow enough that inductor current does not exceed 1.5A during the ramp time. Figure 21. Override Not Affecting Soft-Start Ramp Comparison Figure 22 shows an example where the override slows down the soft-start. The soft-start rate is fast enough such that the 1.5A peak limit interferes with the buck's ability to produce the commanded V<sub>OUT</sub> ramp rate. To compensate for the slowed ramp during the override period, inductor current rises very quickly to the normal limit (set by ILIMx[1:0]) after the soft-start time finishes. Note how the override causes a *higher* peak input current as a result of the slowed V<sub>OUT</sub> ramp rate during the override. Figure 22. Override Slowing Soft-Start Rate Causing Higher Inrush Current Comparison ## **Applications Information—Linear Regulator (MAX77711 Only)** #### **LDO Input/Output Capacitor Selection** Bypass INLDO to ground on the PCB with a minimum $10\mu\text{F}$ ceramic capacitor. If INLDO is connected to the output of a buck regulator, then the buck's $C_{\text{OUT}}$ has sufficient bypassing if the capacitors are placed close to the edge of the die and the INLDO pin routing is high-priority. Buck 2 and buck 4 are physically close to INLDO and are good candidates for INLDO power. Bypass the LDO output to ground on the PCB with a minimum $4.7\mu F$ ceramic capacitor that maintains at least $2.2\mu F$ of effective capacitance at bias. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, small case size capacitors derate heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet. #### **LDO Startup Rate and Inrush Current** LDO startup rate is controlled by a 4mV/ $\mu$ s typical soft-start ramp ( $\Delta V_{LDO}/\Delta t$ ). Larger values of output capacitance ( $C_{LDO}$ ) result in higher input current surges during startup. Calculate the input current surges during startup using Equation 4. #### Equation 4: $$I_{INLDO} = C_{LDO} \times \frac{\Delta V_{LDO}}{\Delta t}$$ where $\Delta V_{LDO}/\Delta t$ is the startup ramp rate of the LDO output (4mV/ $\mu$ s typ) and $C_{LDO}$ is the LDO output capacitance (2.2 $\mu$ F minimum required). Applications that are sensitive to inrush current from the DC source should select an LDO output capacitor as close to the minimum stability requirement as possible, while at the same time, maximizing the INLDO capacitance to filter any large current spikes from the DC source. # **Typical Application Circuits** # 1Φ+1Φ+1Φ+1Φ Configuration (4 Outputs) ## 2Φ+1Φ+1Φ Configuration (3 Outputs) ## 2Φ+2Φ Configuration (2 Outputs) ## 3Φ+1Φ Configuration (2 Outputs) ## **4Φ Configuration (1 Output)** # **Ordering Information** | PART NUMBER | OUTPUT VOLTAGE DEFAULTS*** | CHIP IDENTIFICATION | FACTORY OPTIONS** | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------| | MAX77511AEWB+T | V <sub>OUT1</sub> = 3.3V (RNG1 = 1)<br>V <sub>OUT2</sub> = 1.8V (RNG2 = 1)<br>V <sub>OUT3</sub> = 5.0V (RNG3 = 1)<br>V <sub>OUT4</sub> = 2.5V (RNG4 = 1)<br>LDO unavailable | CID[3:0] = 0x1 | 511A | | MAX77511LEWB+T | V <sub>OUT1</sub> = 1.0V (RNG1 = 0)<br>V <sub>OUT2</sub> = 1.0V (RNG2 = 0)<br>V <sub>OUT3</sub> = 3.3V (RNG3 = 1)<br>V <sub>OUT4</sub> = 0.95V (RNG4 = )<br>LDO unavailable | CID[3:0] = 0x9 | 511L | | MAX77511MEWB+T | V <sub>OUT1</sub> = 3.3V (RNG1 = 1)<br>V <sub>OUT2</sub> = 3.3V (RNG2 = 1)<br>V <sub>OUT3</sub> = 5.0V (RNG3 = 1)<br>V <sub>OUT4</sub> = 5.0V (RNG4 = 1)<br>LDO unavailable | CID[3:0] = 0x7 | 511M | | MAX77511REWB+T | V <sub>OUT1</sub> = 1.2V (RNG1 = 0)<br>V <sub>OUT2</sub> = 1.2V (RNG2 = 0)<br>V <sub>OUT3</sub> = 1.2V (RNG3 = 0)<br>V <sub>OUT4</sub> = 1.8V (RNG4 = 1)<br>LDO unavailable | CID[3:0] = 0x8 | 511R | | MAX77711AEWB+T | V <sub>OUT1</sub> = 0.7V (RNG1 = 0)<br>V <sub>OUT2</sub> = 1.2V (RNG2 = 0)<br>V <sub>OUT3</sub> = 1.8V (RNG3 = 1)<br>V <sub>OUT4</sub> = 3.3V (RNG4 = 1)<br>V <sub>LDO</sub> = 1.8V | CID[3:0] = 0x0 | 711A | | MAX77711BEWB+T | V <sub>OUT1</sub> = 0.93V (RNG1 = 0)<br>V <sub>OUT2</sub> = 0.93V (RNG2 = 0)<br>V <sub>OUT3</sub> = 0.93V (RNG3 = 0)<br>V <sub>OUT4</sub> = 1.23V (RNG4 = 0)<br>V <sub>LDO</sub> = 0.4V | CID[3:0] = 0x2 | 711B | | MAX77711CEWB+T | V <sub>OUT1</sub> = 1.1V (RNG1 = 0)<br>V <sub>OUT2</sub> = 1.2V (RNG2 = 0)<br>V <sub>OUT3</sub> = 1.8V (RNG3 = 1)<br>V <sub>OUT4</sub> = 3.3V (RNG4 = 1)<br>V <sub>LDO</sub> = 0.6V | CID[3:0] = 0x4 | 711C | | MAX77711DEWB+T | V <sub>OUT1</sub> = 0.25V (RNG1 = 0)<br>V <sub>OUT2</sub> = 0.25V (RNG2 = 0)<br>V <sub>OUT3</sub> = 0.25V (RNG3 = 1)<br>V <sub>OUT4</sub> = 0.25V (RNG4 = 1)<br>V <sub>LDO</sub> = 0V | CID[3:0] = 0x5 | 711D | | MAX77711EEWB+T | V <sub>OUT1</sub> = 1.0V (RNG1 = 0)<br>V <sub>OUT2</sub> = 1.0V (RNG2 = 0)<br>V <sub>OUT3</sub> = 3.3V (RNG3 = 1)<br>V <sub>OUT4</sub> = 1.38V (RNG4 = 1)<br>V <sub>LDO</sub> = 1.8V | CID[3:0] = 0x6 | 711E | T = Tape and reel. <sup>\*\*</sup>See Table 4 and Table 5 for a selector guide. <sup>\*\*\*</sup>Default voltage and trim target for each buck master controller. See Table 7. # 10V Input, Quad-Phase Configurable, 3A/Phase, High-Efficiency Buck Converter # **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | | |--------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | 0 | 4/19 | Initial release | _ | | 1 | 6/19 | Updated Electrical Characteristics tables, Typical Operating Characteristics, Bump Descriptions table, Figures 4, 10, 12, and 14, Factory Options section, Active Discharge Resistor section, LDO Software Enable section, Register Details tables, Sequencer Control (Always-On) section, PCB Layout Guidelines section, and Ordering Information table, added Table 4, Test Mode section, Unused Bucks section, Advanced User Information section | 8, 9, 12, 13,<br>17–24, 27,<br>36–38, 44,<br>49, 51, 52,<br>58, 71, 82,<br>84–86,<br>88–92, 99 | | 2 | 2/20 | Updated Table 4 and Ordering Information table; added Table 5 | 38–41, 102 | | 3 | 3/20 | Updated Ordering Information table | 102 | | 4 | 6/21 | Updated Benefits and Features section, Note 2, Table 4, Figure 7, Figure 9, Register Details, and Ordering Information table | 1, 10, 36, 37,<br>46, 47, 59,<br>99 | | 5 | 5/23 | Updated Table 4 and Ordering Information table | 36, 37, 98 |