# **General Description** The MAX3691 serializer is ideal for converting 4-bitwide, 155Mbps parallel data to 622Mbps serial data in ATM and SDH/SONET applications. Operating from a single +3.3V supply, this device accepts low-voltage differential-signal (LVDS) clock and data inputs for interfacing with high-speed digital circuitry, and delivers a 3.3V PECL serial-data output. A fully integrated PLL synthesizes an internal 622Mbps serial clock from a 155.52MHz reference clock. The MAX3691 is available in the extended-industrial temperature range (-40°C to +85°C), in a 32-pin TQFP package. # **Applications** 622Mbps SDH/SONET Transmission Systems 622Mbps ATM/SONET Access Nodes Add/Drop Multiplexers Digital Cross Connects ### Features - ♦ Single +3.3V Supply - ♦ 155Mbps Parallel to 622Mbps Serial Conversion - ♦ 215mW Power - LVDS Parallel Clock and Data Inputs - ♦ Differential 3.3V PECL Serial-Data Output # **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------| | MAX3691ECJ | -40°C to +85°C | 32 TQFP | | MAX3691ECJ+ | -40°C to +85°C | 32 TQFP | <sup>+</sup>Denotes lead-free package. Pin Configuration appears at end of data sheet. # **Typical Operating Circuit** NIXIN Maxim Integrated Products 1 ### **ABSOLUTE MAXIMUM RATINGS** | Terminal Voltage (with respect to GND) | | Continuous Power Dissipation (T <sub>A</sub> = +85°C) | | |----------------------------------------|----------------------------------|-------------------------------------------------------|----------------| | Vcc | 0.5V to 5V | TQFP (derate 10.20mW/°C above +85°C) | 663mW | | All Inputs | 0.5V to (V <sub>CC</sub> + 0.5V) | Operating Temperature Range | 40°C to +85°C | | Output Current | | Storage Temperature Range | 65°C to +160°C | | LVDS Outputs (PCLKO±) | 10mA | Lead Temperature (soldering, 10s) | +300°C | | PECL Outputs (SD±) | 50mA | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DC ELECTRICAL CHARACTERISTICS $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, \text{ differential LVDS loads} = 100\Omega \pm 1\%, \text{ PECL loads} = 50\Omega \pm 1\% \text{ to } (V_{CC} - 2 \text{V}), T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------------------------------------------------|------------------|-----------------------------------------------|-------------------------|-----|----------|-------|--| | Supply Current | Icc | PECL outputs unterminated | 38 | 65 | 100 | mA | | | PECL OUTPUTS (SD±) | • | 1 | | | ' | | | | Output High Voltage | Voн | $T_A = +25^{\circ}C \text{ to } +85^{\circ}C$ | V <sub>CC</sub> - 1.03 | VC | C - 0.88 | V | | | Output High Voltage | | T <sub>A</sub> = -40°C | V <sub>CC</sub> - 1.08 | VC | C - 0.88 | | | | Output Low Voltage | V <sub>OL</sub> | $T_A = +25$ °C to $+85$ °C | Vcc - 1.81 | VC | C - 1.62 | V | | | Output Low Voltage | VOL | T <sub>A</sub> = -40°C | V <sub>C</sub> C - 1.95 | VC | C - 1.62 | V | | | LVDS INPUTS AND OUTPUTS (PCLKI±, RCLK | ±, PCLKO±, | PD_±) | | | | | | | Input Voltage Range | VI | Differential input voltage = 100mV | 0 | | 2.4 | V | | | Differential Input Threshold | VIDTH | Common-mode voltage = 50mV | -100 | | 100 | mV | | | Threshold Hysteresis | VHYST | | | 70 | | mV | | | Differential Input Resistance | RIN | | 85 | 100 | 115 | Ω | | | Output High Voltage | VoH | | | | 1.475 | V | | | Output Low Voltage | Vol | | 0.925 | | | V | | | Differential Output Voltage | V <sub>OD</sub> | | 250 | | 400 | mV | | | Change in Magnitude of Differential Output<br>Voltage for Complementary States | ΔV <sub>OD</sub> | | | | 25 | mV | | | Output Offset Voltage | Vos | T <sub>A</sub> = +25°C | 1.125 | | 1.275 | V | | | Change in Magnitude of Output Offset Voltage for Complementary States | ΔVos | | | | 25 | mV | | | Single-Ended Output Resistance | Ro | | 40 | 70 | 140 | Ω | | | Change in Magnitude of Single-Ended Output<br>Resistance for Complementary States | ΔRO | | | ±1 | ±10 | % | | ### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, \text{ differential LVDS load} = 100\Omega \pm 1\%, \text{ PECL loads} = 50\Omega \pm 1\% \text{ to } (V_{CC} - 2 \text{V}) \text{ T}_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +3.3 \text{V}.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|---------------------------------|------------------------------------------|------|--------|------|-------------------| | Serial Clock Rate | fsclk | | | 622.08 | | MHz | | Parallel Data-Setup Time | tsu | | 200 | | | ps | | Parallel Data-Hold Time | tH | | 600 | | | ps | | PCLKO to PCLKI Skew | tskew | | -0.7 | | +3.3 | ns | | Output Jitter | Φ0 | T <sub>A</sub> = -40°C to +85°C (Note 2) | | | 13 | ps <sub>RMS</sub> | | PECL Differential Output<br>Rise/Fall Time | t <sub>R</sub> , t <sub>F</sub> | | | 400 | | ps | Note 1: AC characteristics guaranteed by design and characterization. Note 2: Assumes a 50% duty cycle ±5%. # **Typical Operating Characteristics** $(V_{CC} = +3.0V \text{ to } +3.6V, \text{ differential LVDS loads} = 100\Omega, \text{ unless otherwise noted.})$ # Typical Operating Characteristics (continued) $(V_{CC} = +3.0V \text{ to } +3.6V, \text{ differential LVDS loads} = 100\Omega, \text{ unless otherwise noted.})$ # **Pin Description** | PIN | NAME | FUNCTION | |----------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 3, 5, 7 | PD0+ to PD3+ | Noninverting LVDS Parallel Data Inputs. Data is clocked in on the PCLKI signal's positive transition. | | 2, 4, 6, 8 | PD0- to PD3- | Inverting LVDS Parallel Data Inputs. Data is clocked in on the PCLKI signal's positive transition. | | 9, 17, 18,<br>19, 24,<br>25, 32 | GND | Ground | | 10 | PCLKO- | Inverting LVDS Parallel-Clock Output. Use PCLKO to clock the overhead management circuit. | | 11 | PCLKO+ | Noninverting LVDS Parallel-Clock Output. Use PCLKO to clock the overhead management circuit. | | 12, 13, 16,<br>20, 21,<br>28, 29 | Vcc | +3.3V Supply Voltage | | 14 | SD- | Inverting PECL Serial-Data Output | | 15 | SD+ | Noninverting PECL Serial-Data Output | | 22 | FIL- | Filter Capacitor Input. See Typical Operating Circuit for external-component connections. | | 23 | FIL+ | Filter Capacitor Input. See Typical Operating Circuit for external-component connections. | | 26 | RCLK+ | Noninverting LVDS Reference Clock Input. Connect (AC couple) a crystal reference clock (155.52MHz) to the RCLK inputs. | | 27 | RCLK- | Inverting LVDS Reference Clock Input. Connect (AC couple) a crystal reference clock (155.52MHz) to the RCLK inputs. | | 30 | PCLKI+ | Noninverting LVDS Parallel Clock Input. Connect the incoming parallel-data-clock signal to the PCLKI inputs. Note that data is updated on the positive transition of the PCLKI signal. | | 31 | PCLKI- | Inverting LVDS Parallel Clock Input. Connect the incoming parallel-data-clock signal to the PCLKI inputs. Note that data is updated on the positive transition of the PCLKI signal. | # **Detailed Description** The MAX3691 serializer comprises a 4-bit parallel input register, a 4-bit shift register, control and timing logic, a PECL output buffer, LVDS input/output buffers, and a frequency-synthesizing PLL (consisting of a phase/frequency detector, loop filter/amplifier, and voltage-controlled oscillator). This device converts 4-bit-wide, 155Mbps data to 622Mbps serial data (Figure 1). The PLL synthesizes an internal 622Mbps reference used to clock the output shift register. This clock is generated by locking onto the external 155.52MHz reference-clock signal (RCLK). The incoming parallel data is clocked into the MAX3691 on the rising transition of the parallel-clock-input signal (PCLKI). The control and timing logic ensure proper operation if the parallel-input register is latched within a window of time that is defined with respect to the parallel-clock-output signal (PCLKO). PCLKO is the synthesized 622Mbps internal serial-clock signal divided by four. The allowable PCLKO-to-PCLKI skew is -0.7ns to +3.3ns. This defines a timing window at about the PCLKO rising edge, during which a PCLKI rising edge may occur. Figure 2 is the timing diagram. Figure 1. Functional Diagram Figure 2. Timing Diagram # Low-Voltage Differential-Signal (LVDS) Inputs and Outputs The MAX3691 features LVDS inputs and outputs for interfacing with high-speed digital circuitry. The LVDS standard is based on the IEEE 1596.3 LVDS specification. This technology uses 250mV-400mV differential low-voltage swings to achieve fast transition times, minimized power dissipation, and noise immunity. For proper operation, the parallel-clock LVDS outputs (PCLKO+, PCLKO-) require $100\Omega$ differential DC termi- nation between the inverting and noninverting outputs. Do not terminate these outputs to ground. The parallel data and parallel clock LVDS inputs (PD\_+, PD\_-, PCLKI+, PCLKI-) are internally terminated with $100\Omega$ differential input resistance, and therefore do not require external termination. ### **PECL Outputs** The serial-data PECL outputs (SD+, SD-) require $50\Omega$ DC termination to (VCC - 2V). See the *Alternative PECL-Output Termination* section. # **Applications Information** ### **Alternative PECL-Output Termination** Figure 3 shows alternative PECL output-termination methods. Use Thevenin-equivalent termination when a (V<sub>CC</sub> - 2V) termination voltage is not available. If AC coupling is necessary, be sure that the coupling capacitor is placed following the $50\Omega$ or Thevenin-equivalent DC termination. ### **Layout Techniques** For best performance, use good high-frequency layout techniques. Filter voltage supplies and keep ground connections short. Use multiple vias where possible. Also, use controlled-impedance transmission lines to interface with the MAX3691 clock and data inputs and outputs. Figure 3. Alternative PECL-Output Termination ### **Pin Configuration** TOP VIEW VCC SND GND GND GND[ RCLK+[ SD+ 14 RCLK-קSD-MIXIM 13 □ V<sub>CC</sub> Vcc MAX3691 29 $V_{CC}$ □ V<sub>CC</sub> 30 11 ☐PCLK0+ PCLKI+[ PCLKO-PCLKI-GND GND PD0-PD1-PD1-PD2-PD2-PD2-PD3-**TQFP** **Chip Information** TRANSISTOR COUNT: 1633 # Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.) # NOTES: 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5-1982. 2. DATUM PLANE ☐ IS LOCATED AT MOLD PARTING LINE AND COINCIDENT VITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE. 3. DIMENSIONS DI AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MULD PROTRUSION IS 0.25 MM ON DI AND E1 DIMENSIONS. 4. THE TOP OF PACKAGE IS SMALLER THAN THE BOTTOM OF PACKAGE BY 0.15 MILLIMETERS. 5. DIMENSION & DIES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DIMENSION. AND ANALYMIN MATERIAL CONDITION. 6. ALL DIMENSION AT MAXIMUM MATERIAL CONDITION. 7. THIS DUTLINE CONFORMS TO JEDEC PUBLICATION 95, REGISTRATION N.S-026. 8. LEADS SHALL BE COPLANAR WITHIN .004 INCH. 2. MARKING SHOWN IS FOR PACKAGE DRIENTATION REFERENCE ONLY. 10. NUMBER OF LEADS ARE SHOWN FOR REFERENCE ONLY. -DRAWING NOT TO SCALE DAMAGE CONTINUE, 22/48L TOFP, 7x/7xl.4mm -DRAWING NOT TO SCALE | DATUM PLANE ☐ IS LOCATED AT MOLD PARTING LINE AND DATE DA Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.