MAY 1989 - REVISED JANUARY 1990 - Organization . . . 16,384 x 4 - Single 5-V Power Supply (10% Tolerance) - High Density 24-Pin Package - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Time TMS6789-15 . . . 15 ns TMS6789-20 . . . 20 ns TMS6789-25 . . . 25 ns TMS6789-30 . . . 30 ns - Power Saving BiCMOS Technology - 3-State Output Buffers - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active . . . 550 mW Worst Case - Standby . . . 55 mW Worst Case (CMOS Input Levels) ## description The TMS6789 is a common I/O, 65,536-bit high-speed static random access memory organized as 16,384 words by 4 bits. The TMS6789 features maximum address access and a minimum cycle times of 15 ns. 20 ns. 25 ns. and 30 ns. The TMS6789 is fabricated using BiCMOS technology. Maximum power dissipation is as low as 550 mW active. This reduces to a maximum of 55 mW (CMOS input levels) and 165 mW (TTL input levels) during standby operation. | PIN NOMENCLATURE | | | | | | | | |------------------|--------------------|--|--|--|--|--|--| | A0-A13 | Address Inputs | | | | | | | | DQ1-DQ4 | Data In - Data Out | | | | | | | | Ē | Chip Enable | | | | | | | | G | Output Enable | | | | | | | | GND | Ground | | | | | | | | NC | No Connect | | | | | | | | V <sub>C</sub> C | 5-V Power Supply | | | | | | | | พื้ | Write Enable | | | | | | | All inputs and outputs are compatible with Series 54/74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 54/74 TTL circuit without external resistors. The data ouputs are three-state for connecting multiple devices to a common bus. The TMS6789 is offered in a 300-mil, 24 pin plastic dual-in-line package (N suffix) and a 24-pin plastic small outline J-lead package (DJ suffix). Both are characterized for operation from 0°C to 70°C. ### operation #### addresses (A0-A13) The 14 addresses select one of the 16,384 4-bit words in the RAM. The address inputs must be stable for the duration of a read or write cycle. The address inputs can be driven directly from standard Series 54/74 TTL without external pull-up resistors. #### chip enable/power down (E) The chip enable/power down terminal $(\overline{E})$ can be driven directly by standard TTL circuits, and affects the power down/deselect function of a chip. When $\overline{E}$ is high, the device is put into a reduced power standby mode. Data is retained during the standby mode. ### write enable (W) The read or write mode is selected through the write enable terminal $(\overline{W})$ . A logic high selects the read mode; a logic low selects the write mode. $\overline{W}$ or $\overline{E}$ must be high when changing addresses to prevent inadvertently writing data into a memory location. The $\overline{W}$ input can be driven directly from standard TTL circuits. ### output enable (G) The output enable terminal, which can be driven directly from standard TTL circuits, affects only the data out terminals. When output enable is at a logic high level, the output terminals are disabled to the high-impedance state. Output enable provides greater output control flexibility, simplifying data bus design. #### data in/data out (DQ1-DQ4) Data can be written into a selected device when write enable $(\overline{\overline{W}})$ is low and chip enable $(\overline{\overline{E}})$ is low. Data can be read when write enable $(\overline{\overline{W}})$ is high as chip enable $(\overline{\overline{E}})$ is low and output enable $(\overline{\overline{G}})$ is low. The DQ terminals can be driven directly from standard TTL circuits. The three-state output buffers provide direct TTL compatibility. #### function table | | MODE | | | | | | | | | | |----------|----------|------|----------------|------------------------------------|------------------------------|--|--|--|--|--| | FUNCTION | Deselect | Read | Output Disable | Write<br>(Write Cycles A, B, C, D) | Write<br>(Write Cycles E, F) | | | | | | | w | Х | н | Н | L | L | | | | | | | Ē | Н | L | L | L | L | | | | | | | Ğ | Х | L | Н | Н | L | | | | | | | DQ1-DQ4 | HI-Z | DOUT | HI-Z | D <sub>IN</sub> | D <sub>IN</sub> | | | | | | X = Don't Care # functional block diagram logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup>Symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. ## absolute maximum ratings over operating free-air temperature range (unless other wise noted)<sup>†</sup> | Supply voltage range (see Note 1) . | <br>– 0.5 V to 7 V | |--------------------------------------|--------------------| | | | | Operating free-air temperature range | <br>0°C to 70°C | | | | | | | <sup>†</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND terminal. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|-------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.0 | 5.5 | ٧ | | V <sub>IH</sub> | High-level Input voltage | 2.2 | | 6 | V | | V <sub>IL</sub> | Low-level input voltage (see Note 2) | - 0.5 | | 8.0 | V | | T <sub>A</sub> | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The input voltage may go down to -3 V for a maximum time interval of 10 ns. ### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>ОН</sub> | High level output voltage | I <sub>OH</sub> = - 4 mA | 2.4 | | | V | | VOL | Low level output voltage | 1 <sub>OL</sub> = 8 mA | | | 0.4 | V | | - I <sub>I</sub> | Input current (leakage) | $V_{CC} = 5.5 \text{ V}, V_{in} = \text{GND to } V_{CC}$ | | | 2 | μΑ | | Ю | Output current (leakage) | $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ , $V_{i/o} = GND$ to $V_{CC}$ | | | 10 | μΑ | | l <sub>CC1</sub> | Operating power supply current | E = V <sub>IL</sub> , I <sub>i/o</sub> = 0 mA | | | 100 | mA | | l <sub>CC2</sub> | Average operating current | Minimum cycle, Duty 100%, I <sub>i/O</sub> = 0 mA | | | 120 | mA | | ICC(SB1 | ) Standby supply current (TTL levels) | E = V <sub>IH</sub> | | | 30 | mA | | ICC(SB2 | Standby supply current (low-power CMOS levels) | $E \ge V_{CC} - 0.2 \text{ V},$<br>$V_{in} \le 0.2 \text{ V or } V_{in} \ge V_{CC} - 0.2 \text{ V}$ | | | 10 | mA | # capacitance, $T_A = 25^{\circ}C$ , $f = 1 \text{ MHz}^{\ddagger}$ | | PARAMETER | TEST CONDITION | TMS6789-15<br>TMS6789-20 | TMS67 | | | |------------------|--------------------------|------------------------|--------------------------|-------|-----|------| | | | | MIN MAX | MIN | MAX | UNIT | | Ci | Input capacitance | V <sub>in</sub> = 0 V | 6 | | 6 | pF | | C <sub>i/o</sub> | Input/output capacitance | V <sub>i/0</sub> = 0 V | 10 | | 8 | pF | <sup>&</sup>lt;sup>‡</sup>Capacitance measurements are made on a sample basis only. timing requirements over recommended supply voltage range and operating temperature range (read cycle) (see Note 3) | | | ALT. | TMS6789-15 | | TMS6789-20 | | TMS6789-25 | | TMS6789-30 | | | |--------------------|-----------------|-----------------|------------|-----|------------|-----|------------|-----|------------|-----|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(rd)</sub> | Read cycle time | t <sub>RC</sub> | | 15 | | 20 | | 25 | | 30 | ns | ## switching characteristics over full ranges of recommended operating conditions (read cycle) (see Note 3) | | PARAMETER | | ALT. TMS6789-15 | | TMS6 | 789-20 | TMS6789-25 | | TMS6789-30 | | | |---------------------|---------------------------------------------|------------------|-----------------|-----|------|--------|------------|-----|------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | t <sub>AA</sub> | | 15 | | 20 | ĺ | 25 | | 30 | ns | | ta(E) | Access time from E | t <sub>ACS</sub> | | 15 | | 20 | | 25 | | 30 | ns | | ta(G) | Access time from G | ¹OE | 0 | 12 | 0 | 15 | 0 | 15 | 0 | 15 | ns | | t <sub>en(E)</sub> | Output enable time from E (see Note 4) | <sup>t</sup> CLZ | 3 | | 3 | | 0 | | 0 | | ns | | <sup>t</sup> en(G) | Output enable time from G (see Note 4) | <sup>t</sup> OLZ | 3 | | 3 | • | 0 | | 0 | | ns | | <sup>t</sup> dis(E) | Output disable time from E (see Note 4) | <sup>t</sup> CHZ | 0 | 6 | 0 | 8 | 0 | 10 | 0 | 12 | ns | | <sup>t</sup> v(A) | Output data valid time after address change | tон | 3 | | 3 | | 5 | | 5 | | ns | | NOTES: 3 | Timing requirements and switching characteristics are defined under the following conditions: | | | | | | | |----------|-----------------------------------------------------------------------------------------------|----------------|--|--|--|--|--| | | Input pulse levels | GND to 3.0V | | | | | | | | Input rise and fall time | 4 ns | | | | | | | | Input timing reference level | 1.5 V ± 200 mV | | | | | | | | Output timing reference level | 1.5 V ± 200 mV | | | | | | | , | Output load (including scope and jig) | see Figure 1 | | | | | | 4. Transition is measured ± 200 mV from steady state voltage with specifed loading in Figure 1 Load B. This parameter is sampled and not 100% tested. timing requirements over recommended supply voltage range and operating temperature range (write cycle) (see Note 3) | | | ALT. | TMS6 | 789-15 | TMS6 | 789-20 | TMS6 | 789-25 | TMS6 | 789-30 | | |---------------------|------------------------------------------------------|-----------------|------|--------|------|--------|------|--------|------|--------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(W)</sub> | Write cycle time | twc | 15 | | 20 | | 25 | | 30 | _ | ns | | t <sub>su(A)</sub> | Address setup time | t <sub>AS</sub> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time before write high | t <sub>DW</sub> | 9 | | 12 | | 15 | | 20 | | ns | | t <sub>su(E)</sub> | Chip enable setup time | tcw | 10 | | 15 | | 20 | | 25 | | ns | | <sup>t</sup> AVWH | Address valid time to write high | taw | 10 | | 15 | | 20 | | 25 | | ns | | <sup>t</sup> w(W) | Write pulse duration | t <sub>WP</sub> | 10 | | 15 | | 20 | | 25 | | ns | | <sup>t</sup> rec(W) | Write recovery time | twR | 3 | | 3 | | 0 | | 0 | | ns | | <sup>t</sup> h(D) | Data hold time after write high | <sup>t</sup> DH | 0 | | 0 | | 5 | | 5 | | ns | | <sup>t</sup> v(W) | Output data valid time after write high (see Note 4) | tow | 0 | | 0 | | 0 | | 0 | | ns | ## switching characteristics over full ranges of recommended operating conditions (write cycle) (see Note 3) | PARAMETER | | ALT. | TMS6789-15 | | TMS6789-20 | | TMS6789-25 | | TMS6789-30 | | | |---------------------|------------------------------------------------------|------------------|------------|-----|------------|-----|------------|-----|------------|-----|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> dis(G) | Output disable time from $\overline{G}$ (see Note 4) | <sup>t</sup> OHZ | 0 | 6 | 0 | 80 | 0 | 10 | 0 | 10 | ns | | <sup>t</sup> dis(W) | Output disable time from W (see Note 4) | twHZ | 0 | 6 | 0 | 8 | 0 | 10 | 0 | 12 | ns | | NOTES: | 3. | Timing requirements and switching characteristics are defined under the following conditions: | |--------|----|-----------------------------------------------------------------------------------------------| | | | Input pulse levels | | | | Input rise and fall time4 ns | | | | Input timing reference level | | | | Output timing reference level | | | 4. | Output load (including scope and jig) | 7 ### PARAMETER MEASUREMENT INFORMATION <sup>&</sup>lt;sup>†</sup>This value includes scope and jig capacitance. FIGURE 1. OUTPUT LOAD CIRCUIT $<sup>^{\</sup>ddagger}$ This output load applies for $t_{dis(E)}$ , $t_{en(E)}$ , $t_{dis(G)}$ , $t_{en(G)}$ , $t_{dis(W)}$ , and $t_{v(W)}$ . ## read cycle timing (type A) NOTE 5: $\overline{W}$ is high during the read cycle. ### read cycle timing (type B) NOTES: 5. W is high during the read cycle. - 6. $\overline{E}$ is low during the read cycle. - 7. $\overline{G}$ is low during the read cycle. ### read cycle timing (type C) NOTES: 5. $\overline{W}$ is high during the read cycle.. - 7. G is low during the read cycle. - 8. Address is valid prior to or at the same time $\overline{E}$ goes low. ### write cycle timing (W controlled) NOTES: 9. $\overline{G}$ is high during the write cycle. 10. A write occurs during the overlap of a low $\overline{E}$ and a low $\overline{W}$ ( $t_{W(W)}$ ). # write cycle timing (E controlled) NOTES: 9. $\overline{G}$ is high during the write cycle. 10. A write occurs during the overlap of a low $\overline{E}$ and a low $\overline{W}$ ( $t_{W(W)}$ ). write cycle timing ( $\overline{G}$ clocked, $\overline{W}$ controlled) NOTES: 10. A write occurs during the overlap of a low $\overline{\mathbb{E}}$ and a low $\overline{\mathbb{W}}$ $(t_{\mathbf{W}(\mathbf{W})})$ . 11. During this period, I/O pins are in the output state. The input signals out of phase must not be applied. write cycle timing (G clocked, E controlled) NOTES: 10. A write occurs during the overlap of a low $\overline{E}$ and a low $\overline{W}$ ( $t_{W(W)}$ ). 12. If the $\overline{E}$ low transition occurs simultaneously with the $\overline{W}$ low transition or after the $\overline{W}$ transition, output remains in a high-impedance state. ## write cycle timing (W controlled) NOTES: 10. A write occurs during the overlap of a low $\overline{E}$ and a low $\overline{W}$ ( $t_{W(W)}$ ). - 11. During this period, I/O pins are in the output state. The input signal out of phase must not be applied. - 13. DQ1-DQ4 (OUT) is in the same phase as write data in this write cycle. - 14. If $\overline{E}$ is low during this period, I/O pins are in the output state. Then the data input signals of the opposite phase to the outputs must not be applied. - 15. $\overline{G}$ is low during the write cycle. # write cycle timing (E controlled) NOTES: 10. A write occurs during the overlap of a low $\overline{E}$ and a low $\overline{W}$ ( $t_{W(W)}$ ). - 15. $\overline{G}$ is low during the write cycle. - 16. If the $\overline{E}$ low transition occurs after $\overline{W}$ low transition, output remains in a high-impedance state. #### **MECHANICAL DATA** ### 24-pin N plastic 300-mil package NOTE A: Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. # **MECHANICAL DATA** 24-pin small outline J-lead surface mount package (DJ Suffix) 16,00 (0.63) MAX 13 24 INDEX MARK 8,76 (0.345) 8,52 (0.335) 7,62 (0.300) NOM 2,61 (0.102) 2,16 (0.085) 3,76 (0.148) 3,24 (0.128) **SEATING PLANE** 0.60 (0.024) 0,10 (0.004) MIN 7,19 (0.283) 0,33 (0.013) MÓM 1,27 (0.050) 6,69 (0.263) MÓM 0,74 (0.029) NOM ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES