- DRAM: 131 072 Words $\times$ 8 Bits SAM: 256 $\times$ 8 Bits - Dual Port Accessibility Simultaneous and Asynchronous Access From the DRAM and SAM Ports - Bidirectional Data Transfer Function Between the DRAM and the Serial Data Register - 4 x 8-Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From an On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O. Two Write-Per-Bit Modes to Simplify System Design - Enhanced Page-Mode Operation for Faster Access - CAS-before-RAS and Hidden Refresh Modes - Long Refresh Period . . . Every 8 ms (Max) - Up to 33 MHz Uninterrupted Serial Data Streams - Split Serial Data Register for Simplified Realtime Register Reload - 3-State Serial I/Os Allow Easy Multiplexing of Video Data Streams - 256 Selectable Serial Register Starting Locations - All input/Outputs and Clocks TTL Compatible - Performance Ranges: | | ACCESS | ACCESS | <b>ACCESS</b> | <b>ACCESS</b> | |--------------|----------|-------------------|--------------------|---------------| | | TIME | TIME | TIME | TIME | | | ROW | COLUMN | SERIAL | SERIAL | | | ADDRESS | | DATA | ENABLE | | | (MAX) | (MAX) | (MAX) | (MAX) | | | ta(R) | <sup>t</sup> a(C) | <sup>t</sup> a(SQ) | ta(SE) | | TMS48C121-80 | 80 ns | 20 ns | 25 ns | 20 ns | | TMS48C121-10 | ) 100 ns | 25 ns | 30 ns | 20 ns | | TMS48C121-12 | 120 ns | 30 ne | 35 nc | 25 ne | Texas Instruments EPIC™ CMOS Process | | PIN NOMENCLATURE | |-----------------|-----------------------------------| | A0-A8 | Address Inputs | | CAS | Column Enable | | DQ0-DQ7 | DRAM Data In-Out/Write Mask Bit | | SE | Serial Enable | | RAS | Row Enable | | SC | Serial Data Clock | | SDQ0-SDQ7 | Serial Data In-Out | | TRG | Transfer Register/Q Output Enable | | W | Write Mask Select/Write Enable | | DSF | Special Function Select | | QSF | Split-Register Activity Status | | V <sub>CC</sub> | 5-V Supply (TYP) | | VSS | Ground | | NC | No External Connect | EPIC is a trademark of Texas Instruments Incorporated. SMVS121A - APRIL 1989 - REVISED NOVEMBER 1990 #### description The TMS48C121 multiport video RAM is a high-speed dual-ported memory device. It consists of a dynamic random-access memory (DRAM), organized as 131 072 words of 8-bits each interfaced to a serial data register, or Serial Access Memory (SAM), organized as 256 words of 8-bits each. The TMS48C121 supports three basic types of operation: random access to and from the DRAM, serial access to and from the serial register, and bidirectional transfer of data between any row in the DRAM and the serial register. Except during transfer operations, the TMS48C121 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. During transfer operation, the 256 columns of the DRAM are connected to the 256 positions in the serial data register. The 256 $\times$ 8-bit serial data register can be loaded from the memory row (transfer read) or else the contents of the 256 $\times$ 8-bit serial data register can be written to the memory row (transfer write). The TMS48C121 is equipped with several features designed to provide higher system-level bandwidth and simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's $4 \times 8$ -Block Write mode. The Block Write mode allows eight bits of data present in an on-chip color data register to be written to any combination of four adjacent column address locations. As many as 32 bits of data can be written to memory during each $\overline{\text{CAS}}$ cycle time. Also on the DRAM port, a write mask or a write-per-bit allows masking any combination of the 8 input/outputs on any write cycle. The persistent write-per-bit feature uses a mask register which, once loaded, can be used on subsequent write cycles. The mask register eliminates having to provide mask data on every mask write cycle. On the serial register, or SAM port, the TMS48C121 offers a split-register transfer read (DRAM to SAM) option that enables realtime register reload implementation for truly continuous serial data streams, without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This new realtime register reload implementation allows truly continuous serial data. For applications not requiring realtime register reload (for example, reloads done during CRT retrace periods), the single-register mode of operation is retained to simplify system design. The SAM can also be configured in input mode, accepting serial data from an external device. Once the serial register within the SAM is loaded, its contents can be transferred to the corresponding column positions in any row in memory in a single memory cycle. The SAM port is designed for maximum performance. Data can be input to or accessed from the SAM at serial rates up to 33 MHz. During the split-register mode of operation, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate output, designated QSF, is included to indicate which half of the serial register is active at any given time in the split register mode. All inputs, outputs, and clock signals on the TMS48C121 are compatible with Series 74 TTL. All address lines and data-in are latched on-chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row address setup, row address hold, and address multiplex is thus eliminated, and a memory cycle time reduction of up to $3 \times \text{can}$ be achieved, compared to minimum $\overline{\text{RAS}}$ cycle times. The maximum number of columns that may be accessed is determined by the maximum $\overline{\text{RAS}}$ low time and page-mode cycle time used. The TMS48C121 allows a full page (256 cycles) of information to be accessed in read, write, or read-modify-write mode during a single $\overline{\text{RAS}}$ low period using relatively conservative page-mode cycle times. The TMS48C121 employs state-of-the-art Texas Instruments EPIC™ scaled-CMOS, double-level polysilicon/polycide gate technology for very high performance combined with low cost and improved reliability. The TMS48C121 is offered in a 40-pin small-outline J-lead package (DZ suffix) for direct surface mounting in rows on 400-mil (5,08-mm) centers. The TMS48C121 and other Multiport Video RAMs are supported by a broad line of graphics processor and control devices from Texas Instruments, including the TMS34010 and TMS34020 Computer Video Products. # SMVS121A — APHIL 1989 — HEVISED NOVEMBEH 198 # functional block diagram 8488848888 E 0 ₹ ひっしょれて 003540-E --- - 0 v -Serial Address Counter Serial Data Pointer Column Decode Split Register Status Register W/B Unlatch QSF 00-0-\_\_op--o L = C 0 + - 0 C Serial Input Buffer SD00 SD01 SD03 SD03 SD04 SD06 SD06 # **Detailed Pin Description vs Operational Mode** | PIN | DRAM | TRANSFER | SAM | |-------------------|------------------------------------|---------------------------------|-----------------| | A0-A8 | Row, Column Address | Row, Tap Address | | | CAS | Column Enable, DQ Output Enable | Tap Address Strobe | | | DQ | DRAM Data I/O, Write Mask Bits | | | | DSF | Block Write Enable | Split Register Enable | | | | Persistent Write-Per-Bit Enable | Alternate Write Transfer Enable | | | | Color Register Load Enable | | | | RAS | Row Enable | Row Enable | | | SE | | Serial-In Mode Enable | Serial Enable | | SC | | | Serial Clock | | SDQ | | • | Serial Data I/O | | TRG | Q Output Enable | Transfer Enable | • | | $\overline{w}$ | Write Enable, Write-Per-Bit Select | Transfer Write Enable | • | | QSF | | | Split Register | | | | | Active Status | | NC | Not Connected to External VSS | | ] | | Vcc† | 5-V Supply | | | | V <sub>SS</sub> † | Ground | | | <sup>†</sup> For proper device operation, both VCC pins must be connected to a 5-V supply and both VSS pins must be tied to ground. #### operation #### random access operation Refer to Table 1, Functional Truth Table, for Random Access and Transfer Operations. Random access operations are denoted by the designator "R" and transfer operations are denoted by a "T". # transfer register select and DQ enable (TRG) The TRG pin selects either register or random access operation as RAS falls. For the random access (DRAM) mode, TRG must be held high as RAS falls. Asserting TRG high as RAS falls causes the 256 storage elements of each data register to remain disconnected from the corresponding 256-bit lines of the memory array. (Asserting TRG low as RAS falls connects the 256-bit positions in the serial register to the bit lines and indicates that a transfer will occur between the data registers and the selected memory row. (See "Transfer Operation" for details.) During random access operations, TRG also functions as an output enable for the random (Q) outputs. Whenever TRG is held high, the Q outputs are in the high-impedance state to prevent an overlap between the address and DRAM data. This organization allows the connection of the address lines to the data I/O lines but prohibits the use of the early write cycle. It also allows read-modify-write cycles to be performed by providing a three-state condition to the common I/O pins so that write data can be driven onto the pins after output read data has been externally latched. #### address (A0 through A8) Seventeen address bits are required to decode 1 of 131 072 storage cell locations. Nine row address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of $\overline{RAS}$ . Then, eight column address bits are set up on pins A0 through A7 and latched onto the chip on the falling edge of $\overline{CAS}$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . SMVS121A - APRIL 1989 - REVISED NOVEMBER 1990 # RAS and CAS address strobes and device control clocks RAS is a control input that latches the states of the row address, W, TRG, SE, CAS, and DSF onto the chip to invoke the various DRAM and transfer functions of the TMS48C121. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is a control input that latches the states of the column address and DSF to control various DRAM and transfer functions. CAS also acts as an output enable for the DRAM output pins. #### special function select (DSF) The Special Function Select input is latched on the falling edges of $\overline{RAS}$ and $\overline{CAS}$ , similarly to an address, and serves four functions. First, during write cycles DSF invokes persistent write-per-bit operation. If $\overline{TRG}$ is high, $\overline{W}$ is low, and DSF is low on the falling edge of $\overline{RAS}$ , the write mask will be reloaded with the data present on the DQ pins. If DSF is high, the mask will not be reloaded but will retain the data from the last mask reload cycle. Secondly, the DSF is used to change the internally stored write per bit mask register (or write mask) via the load write mask cycle. The data present on the DQ pins when $\overline{W}$ falls is written to the write mask rather than to the addressed memory location. See "Delayed Write Cycle Timing" and the accompanying "Write Cycle State Table" in the timing diagram section. Once the write mask is loaded, it can be used on subsequent masked write per bit cycles. This feature allows systems with a common address and data bus to use the write-per-bit feature, eliminating the time needed for multiplexing the write mask and input data on the data bus. Third, the DSF is used to load an on-chip four-bit data, or "color," register via the Load Color Register cycle. The contents of this register can subsequently be written to any combination of four adjacent column memory locations using an $4 \times 8$ -Block Write feature. The load color register cycle is performed using normal write cycle timing except that DSF is held high on the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . Once the color register is loaded, it retains data until power is lost or until another load register cycle is performed. After loading the color register, the block write cycle can be enabled by holding DSF high on the falling edge of $\overline{\text{CAS}}$ . During block write cycles, only the six most significant column addresses (A2-A7) are latched on the falling edge of $\overline{\text{CAS}}$ . The two least significant addresses (A0-A1) are replaced by four DQ bits (DQ0, DQ1, DQ2, and DQ3), which are also latched on the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ falling. These four bits are used as an address mask or column select and indicate which of the four column address locations addressed by A2-A7 will be written with the contents of the color register during the write cycle. DQ0 enables a write to column address A1 = 0 (A1 low), A0 = 0 (A0 low) DQ1 enables a write to column address A1 = 0 (A1 low), A0 = 1 (A0 high); DQ2 enables a write to column address A1 = 1 (A1 high), A0 = 0 (A0 low); and DQ3 enables a write to column address A1 = 1 (A1 high). A high logic level enables a write and a low logic level disables the write. A maximum of 32 bits can be written to memory during each $\overline{\text{CAS}}$ cycle (see Figure 1, Block Write Diagram). Fourth, the DSF pin is used to invoke the split register transfer and serial access operation described in the sections "Transfer Operation" and "Serial Operation." † W must be low during the Block Write Cycle ‡ DQ0-DQ7 (\overline{CAS}) are latched on the later of \overline{W} or \overline{CAS} falling edge. DQ0-DQ7 (\overline{RAS}) are latched on \overline{RAS} falling edge. Legend: - 1. Refresh Address - 2. Row Address - 3. Column Start Address (A0-A8) - Color Register Data - Column Mask Data - 6. DQ Mask Data = Don't Care Figure 1. Block Write Diagram # write enable, write-per-bit enable and persistent write-per-bit enable $(\overline{W})$ The $\overline{W}$ pin enables data to be written to the DRAM and also is used to select the DRAM write-per-bit mode of operation. A logic high level on the $\overline{W}$ input selects the read mode and logic low level selects the write mode. In an Early Write cycle, $\overline{W}$ is brought low before $\overline{CAS}$ and the DRAM output pins (DQ) remain in the high-impedance state for the entire cycle. During DRAM write cycles, holding $\overline{W}$ low on the falling edge of $\overline{RAS}$ will invoke the write-per-bit operation. Two modes of write-per-bit operation are supported. SMVS121A — APRIL 1989 — REVISED NOVEMBER 1990 Case 1. If DSF is low on the falling edge of $\overline{RAS}$ , the write mask is reloaded. Accordingly, a four-bit binary code (the write-per-bit mask) is input to the device via the random DQ pins and is latched on the falling edge of $\overline{RAS}$ . The write-per-bit mask selects which of the four random I/Os are written and which are not. After $\overline{RAS}$ has latched the write mask on-chip, input data is driven onto the DQ pins and is latched on the falling edge of the later of $\overline{CAS}$ or $\overline{W}$ . If a low was strobed into a particular I/O pin on the falling edge of $\overline{RAS}$ , data will not be written to that I/O. If a high was strobed into a particular I/O pin on the falling edge of $\overline{RAS}$ , data will be written to that I/O. Case 2. If DSF is high on the falling edge of RAS, the mask is not reloaded from the DQ pins but instead retains the value stored during the last write-per-bit mask reload. This mode of operation is known as persistent write-per-bit, since the write-per-bit mask is persistent over an arbitrary number of cycles. See the corresponding timing diagrams for details. IMPORTANT: The write-per-bit operation is invoked only if $\overline{W}$ is held low on the falling edge of $\overline{RAS}$ . If $\overline{W}$ is held high on the falling edge of $\overline{RAS}$ , write-per-bit is not enabled and the write operation will be performed to all 8 inputs. #### data I/O (DQ0-DQ7) DRAM data is written during a write or read-modify-write cycle. The falling edge of $\overline{W}$ strobes into the on-chip data latches. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by early $\overline{CAS}$ with data setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low. Thus, the data will be strobed-in by $\overline{W}$ with data setup and hold times referenced to this signal. The three-state output buffers provide direct TTL compatibility (no pull-up resistors) with a fanout of two Series 74 TTL loads. Data-out is the same polarity as data-in. The outputs are in the high-impedance (floating) state as long as $\overline{CAS}$ or $\overline{TRG}$ is held high. Data will not appear at the outputs until after both $\overline{CAS}$ and $\overline{TRG}$ have been brought low. Once the outputs are valid, they remain valid while $\overline{CAS}$ and $\overline{TRG}$ are low. $\overline{CAS}$ or $\overline{TRG}$ going high returns the outputs to a high-impedance state. In an early-write cycle, the outputs are always in the high-impedance state. In a register transfer operation (memory to register or register to memory), the outputs remain in the high-impedance state for the entire cycle. #### refresh A refresh operation must be performed to each row at least once every eight milliseconds to retain data. Since the output buffer is in the high-impedance state (unless $\overline{CAS}$ is applied), the $\overline{RAS}$ -only refresh sequence avoids any output during refresh. Strobing each of the 512 row addresses with $\overline{RAS}$ causes all bits in each row to be refreshed. $\overline{CAS}$ can remain high (inactive) for this refresh sequence to conserve power. #### CAS-before-RAS refresh CAS-before-RAS refresh is accomplished by bringing CAS low earlier than RAS. The external row address is ignored and the refresh address is generated internally when using CAS-before-RAS refresh. 512 cycles must be performed within eight milliseconds, but not necessarily in succession. Other cycles may be performed in between CAS-before-RAS cycles without disturbing the internal address generation. #### NC The pins should be tied to system ground or left floating (no connection) for proper device operation. IMPORTANT: NC is not connected internally to VSS. SMVS121A — APRIL 1989 — REVISED NOVEMBER 1990 Table 1. Function Table | T<br>Y | RAS FALL | | | RAS FALL | | | RAS FALL | | | ADDR | ESS | DQ0 | -DQ7 | FUNCTION | |---------|----------|-----|----|----------|----|-----|-----------------|--------------|---------------|---------------|--------------------------------------------------|-----|------|----------| | Р<br>Е† | CAS | TRG | ₩¶ | DSF | SE | DSF | RAS | CAS | RAS | CAS‡<br>W | FORCTION | | | | | R | L | χ§ | Х | Х | Х | X | X | Х | Х | Х | CAS-before-RAS refresh | | | | | Т | н | L | L | Х | L | Х | Row<br>Addr | Tap<br>Point | × | × | Register to memory transfer<br>(Transfer Write) | | | | | Т | н | L | L | н | Х | Х | Row<br>Addr | Tap<br>Point | × | × | Alternate transfer write (Independent of SE) | | | | | Т | н | L | L | L | Н | × | Refresh<br>Addr | Tap<br>Point | × | х | Serial write-mode enable (Psuedo-transfer write) | | | | | Т | Н | L | Н | L | Х | Х | Row<br>Addr | Tap<br>Point | × | х | Memory to register transfer (Transfer read) | | | | | Т | Н | L | Н | Н | х | × | Row<br>Addr | Tap<br>Point | × | х | Split register transfer read (Must reload tap) | | | | | R | Н | Н | L | L. | x | L | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | Load and use write mask, write data to DRAM | | | | | R | н | Н | L | L | × | н | Row<br>Addr | Col<br>A2-A7 | Write<br>Mask | Addr<br>Mask | Load and use write mask, block write to DRAM | | | | | R | Н | н | L | Н | х | L | Row<br>Addr | Col<br>Addr | × | Valid<br>Data | Persistent write per bit, write data to DRAM | | | | | R | н | н | L | Н | х | н | Row<br>Addr | Col<br>A2-A7 | х | Addr<br>Mask | Persistent write per bit, block write to DRAM | | | | | R | н | н | н | L | x | L | Row<br>Addr | Col<br>Addr | × | Valid<br>Data | Normal DRAM read/write (Non masked) | | | | | R | н | н | н | L | × | Н | Row<br>Addr | Col<br>A2-A7 | × | Addr<br>Mask | Block write to DRAM<br>(Non masked) | | | | | R | Н | н | Н | Н | × | L | Refresh<br>Addr | х | × | Write<br>Mask | Load write mask | | | | | R | н | Н | Н | Н | × | Н | Refresh<br>Addr | х | × | Color<br>Data | Load color register | | | | <sup>†</sup>R = Random access operation; T = Transfer operation Addr Mask = H: Write to address/column location enabled (DQ0, DQ1, DQ2, DQ3). Write Mask = H: Write to I/O enabled. <sup>‡</sup> DQ0-DQ7 are latched on the later of $\overline{W}$ or $\overline{CAS}$ falling edge. <sup>§</sup> X = Don't care $<sup>\</sup>P$ In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycle. #### random port to serial port interface Figure 1. Block Diagram Showing One Random and One Serial I/O Interface # random-address space to serial-address space mapping The 256 bits in each of the eight data registers of the SAM are connected to the 256 column locations of each of the eight random I/Os. Data can be accessed in or out of the SAM starting at any of the 256 data bit locations. This start location is selected by addresses A0 through A7 on the falling edge of CAS during any transfer cycle. The SAM is accessed starting from the selected start address, proceeding from the lowest to the highest significant bits. After the most significant bit position (255) is accessed, the serial counter wraps around such that bit 0 is accessed on the next clock pulse. The selected start address is stored and used for all subsequent transfer cycles until CAS is again brought low during any transfer cycle. Thus, the start address can be set once and CAS held high during all subsequent transfer cycles and the start address point will not change regardless of data present on A0 through A7. #### split-register mode random-address to serial-address space mapping In split-register transfer operation, the serial-data register is split into halves, the low half containing bits 0 through 127 and the high half containing bits 128 through 255. When a split-register transfer cycle is performed, the "tap" address must be strobed in on the falling edge of $\overline{CAS}$ . The most significant column address bit A7 determines which register half will be reloaded from the memory array. The seven remaining column address bits (A0-A6) are used to select the SAM starting location for the register half selected by A7. To insure proper operation when using the split-register read transfer feature, a non-split register transfer must precede any split register sequence. The serial start address must be supplied for every split-register transfer. (See Split-Register Operating Sequence on page 8-123.) # TMS48C121 131 072 BY 8-BIT MULTIPORT VIDEO RAM SMVS121A - APRIL 1989 - REVISED NOVEMBER 1990 #### transfer operations The Serial Enable pin $\overline{SE}$ has two functions: first, it is latched on the fallilng edge of $\overline{RAS}$ , with both $\overline{TRG}$ and $\overline{W}$ low to select one of the transfer functions. If $\overline{SE}$ is low during this transition, then a transfer write occurs. If $\overline{SE}$ is high as $\overline{RAS}$ falls and DSF is low, then a write mode control cycle is performed. The function of this cycle is to switch the SDQs from the output mode to the input mode, thus allowing data to be shifted into the data register. NOTE: All transfer-write modes will switch the SDQs from the output mode to the input mode. All transfer read and serial mode enable (psuedo transfer write) operations will perform a memory refresh operation on the selected row. As illustrated in Table 1, the TMS48C121 supports five basic modes of transfer operation: - 1. Normal Write Transfer (SAM to DRAM) - 2. Alternate Write Transfer (independent of the state of SE) - 3. Pseudo Write Transfer (Switches serial port from serial out mode to serial in mode. No actual data transfer takes place between the DRAM and the SAM.) - 4. Normal Read Transfer (Transfer entire contents of DRAM row to SAM) - 5. Split-Register Read Transfer (Divides the SAM into a high and a low half. Only one half is transferred to the SAM while the other half is read from the serial I/O port.) Note: All transfer write modes will switch the SDQ's from the output mode into the input mode. # transfer register select (TRG) Transfer operations between the memory array and the data registers are invoked by bringing $\overline{RAS}$ low before $\overline{RAS}$ falls. The states of $\overline{W}$ , $\overline{SE}$ , and DSF, which are also latched on the falling edge of $\overline{RAS}$ , determine which transfer operation will be invoked. During read transfer cycles, TRG going high causes the addressed row of data to be transferred into the data register. Although the previous data in the data register is overwritten, the last bit of data appearing at SDQ before TRG goes high will remain valid until the first positive transition of SC after TRG goes high. The data at SDQ will then switch to new data beginning from the selected start, or "tap" position. ### transfer write enable (W) In the register-transfer mode, $\overline{W}$ determines whether a read or a write transfer will occur. To perfom a write transfer, $\overline{W}$ and $\overline{SE}$ are held low as $\overline{RAS}$ falls except for alternate transfer-write. If $\overline{SE}$ is high during this transition, no transfer of data from the data register to the memory array occurs, but the SDQs are put into the input mode. This allows serial data to be input into the SAM. An alternative way to perform the transfer-write cycle is by holding DSF high on the falling edge of $\overline{RAS}$ . In this way, the state of $\overline{SE}$ is a don't care as $\overline{RAS}$ falls. To perform a read transfer operation, $\overline{W}$ is held high and $\overline{SE}$ is a don't care as $\overline{RAS}$ falls. This cycle also puts the SDQs into the read mode, allowing data to be shifted out of the data register. # column enable (CAS) If $\overline{CAS}$ is brought low during a pseudo write transfer cycle, the address present on the pins A0 through A7 will become the new register start location. If $\overline{CAS}$ is held high during a pseudo write transfer cycle, the previous tap address will be retained from the last transfer cycle in which $\overline{CAS}$ went low to set the tap address. # address (A0 through A8) Nine bits are required to select one of the 512 possible rows involved in the transfer of data to or from the data registers. The states of A0-A8 are latched on the falling edge of $\overline{RAS}$ to select one of 512 rows for the transfer operation. To select one of the 256 positions in the SAM from which the first serial data will be accessed, the appropriate 8-bit column address (A0-A7) must be valid when $\overline{CAS}$ falls. However, the $\overline{CAS}$ and start (tap) position need not be supplied every cycle, only when changing to a different start position. SMVS121A — APRIL 1989 — REVISED NOVEMBER 1990 In the split-register transfer mode, the most significant column address bit (A7) selects which half of the register will be reloaded from the memory array. The remaining seven addresses (A0-A6) determine the register starting location for the register to be reloaded. #### special function input (DSF) In the read-transfer mode, holding DSF high on the falling edge of $\overline{RAS}$ selects the split-register mode transfer operation. This mode divides the serial data register into a high-order half and a low-order half; one active, and one inactive. When the cycle is initiated, a transfer occurs between the memory array and either the high-half or the low-half register, depending on the state of most significant column address bit (A7) that is strobed in on the falling edge of $\overline{CAS}$ . If A7 is high, the transfer is to the high half of the register. If A7 is low, the transfer is to the low half of the register. Use of the split-register-mode read-transfer feature allows on-the-fly read transfer operation without synchronizing $\overline{TRG}$ to the serial clock. In the write-transfer mode, holding DSF high on the falling edge of $\overline{RAS}$ permits use of an alternate mode of transfer write. This mode allows $\overline{SE}$ to be high on the falling edge of $\overline{RAS}$ without performing a pseudo write transfer, with the serial port disabled during the entire transfer write cycle. #### serial clock (SC) Data (SDQ) is accessed in or out of the data registers on the rising edge of SC. The TMS48C121 is designed to work with a wide range of clock duty cycles to simplify system design. Since the data registers comprising the SAM are of static design, there are no SAM refresh requirements and there is no minimum SC clock operating frequency. # serial data input/output (SDQ0-SDQ7) SD and SQ share a common I/O pin. Data is input to the device when $\overline{SE}$ is low during a write mode and data is output from the device when $\overline{SE}$ is low during read mode. The data in the SAM will be accessed in the direction from least significant bit to the most significant bit. The data registers operate modulo 256. Thus, after bit 255 is accessed, the next bits to be accessed will be bits 00, 01, 02, and so on. #### serial enable (SE) During serial access operations, $\overline{SE}$ is used as an SDQ enable/disable. In the write mode, $\overline{SE}$ is used as an input enable. $\overline{SE}$ high disables the input and $\overline{SE}$ low enables the input. To take the device out of the write mode and into the read mode, a transfer read cycle must be performed. The read mode allows data to be accessed from the data register. While in the read mode, $\overline{SE}$ high disables the output and $\overline{SE}$ low enables the output. IMPORTANT: While $\overline{SE}$ is held high, the serial clock is not disabled. Thus, external SC pulses will increment the internal serial address counter regardless of the state of $\overline{SE}$ . This ungated serial clock scheme minimizes access time of serial output from $\overline{SE}$ low since the serial clock input buffer and the serial address counter are not disabled by $\overline{SE}$ . #### split-register active-status output (QSF) During the split-register mode of serial access operation, QSF indicates which half of the serial register in the SAM is being accessed. If QSF is low, the serial address pointer is accessing the lower (least significant) 128 bits of the SAM. If QSF is high, the pointer is accessing the higher (most significant) 128 bits of the SAM. QSF changes state upon crossing the boundary between the two register halves. #### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ is required after power-up, followed by a minimum of eight $\overline{RAS}$ cycles or eight $\overline{CAS}$ -before- $\overline{RAS}$ cycles, a memory to register transfer cycle, and two SC cycles. SMVS121A -- APRIL 1989 -- REVISED NOVEMBER 1990 # absolute maximum ratings over operating free-air temperature<sup>†</sup> | Voltage on any pin except DQ and SDQ (see Note 1) | $\dots$ - 1 V to 7 V | |---------------------------------------------------|----------------------| | Voltage on DQ and SDQ (see Note 1) | | | Voltage range on V <sub>CC</sub> (see Note 1) | | | Short-circuit output current | | | Power dissipation | | | Operating free-air temperature range | | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to V<sub>SS</sub>. # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VSS | Supply voltage | 1.40 | 0 | | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less psoitive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions | | DADAMETER | TEST | SAM | TMS480 | 121-80 | TMS48C | 121-10 | TMS48C | 121-12 | | |------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|---------|--------|---------|--------|--------|---------|--------|------| | | PARAMETER | CONDITIONS | PORT | MIN | MIN MAX | | MAX | MIN MAX | | UNIT | | VOH | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | I <sub>I</sub> | Input current (leakage) | V <sub>1</sub> = 0 to 5.8,<br>V <sub>CC</sub> = 5.5<br>All other pins at<br>0 to V <sub>CC</sub> | | | ±10 | | ±10 | | ±10 | μА | | 10 | Output leakage current<br>(see Note 3) | $V_O = 0$ to $V_{CC}$ , $V_{CC} = 5.5 \text{ V}$ | | | ±10 | | ±10 | | ±10 | μА | | <sup>1</sup> CC1 | Operating current, t <sub>C(RW)</sub> | = minimum | Standby | | 100 | | 80 | | 70 | | | ICC1A | Operating current, tc(SC) = | minimum | Active | | 120 | | 95 | | 85 | | | ICC2 | Standby current, All clocks | = VCC | Standby | | 10 | | 10 | | 10 | | | ICC2A | Standby current, t <sub>C(SC)</sub> = r | ninimum | Active | | 35 | | 35 | | 30 | | | ГССЗ | RAS-only refresh current, t | c(RW) = minimum | Standby | | 100 | | 80 | | 70 | | | ІССЗА | RAS-only refresh current, t | c(SC) = minimum | Active | | 120 | | 95 | | 85 | | | ICC4 | Page-mode current, tc(P) = | minimum | Standby | | 55 | | 45 | | 40 | mA | | ICC4A | Page-mode current, ta(SC) | = minimum | Active | | 65 | | 55 | | 50 | | | lCC5 | CAS-before-RAS current, t | c(RW) = minimum | Standby | | 100 | | 80 | | 70 | | | ICC5A | CAS-before-RAS current, t | c(SC) = minimum | Active | | 120 | | 95 | | 85 | | | ICC6 | Data transfer current, tc(R) | V) = minimum | Standby | | 100 | | 80 | | 70 | | | ICC6A | Data transfer current, tc(SC | c) = minimum | Active | | 120 | | 95 | | 85 | | NOTE 3: SE is disabled for SDQ output leakage tests. # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 4) | | PARAMETER | MIN MAX | UNIT | |---------------------|--------------------------------------------|---------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 6 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | рF | | C <sub>i(W)</sub> | Input capacitance, write enable input | 7 | pF | | C <sub>i(SC)</sub> | Input capacitance, serial clock | 7 | ρF | | C <sub>i(SE)</sub> | Input capacitance, serial enable | 7 | pF | | C <sub>i(DSF)</sub> | Input capacitance, special function | 7 | pF | | C <sub>i(TRG)</sub> | Input capacitance, transfer register input | 7 | pF | | C <sub>o(O)</sub> | Output capacitance, SDQ and DQ | 7 | pF | | C <sub>o(QSF)</sub> | Output capacitance, QSF | 10 | pF | NOTE 4: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | PARAMETER TEST | | ALT. | TMS48C121-80 | | TMS48C121-10 | | TMS48C121-12 | | UNIT | | |---------------------|-------------------------------------------------------|------------------------|------------------|--------------|----|--------------|-----|--------------|-----|------|--| | | PARAMETER | CONDITIONS | SYMBOL | MIN MAX | | MIN MAX | | MIN MAX | | UNII | | | ta(C) | Access time from CAS | td(RLCL) = Max | <sup>t</sup> CAC | | 20 | | 25 | | 30 | ns | | | <sup>t</sup> a(CA) | Access time from column address | td(RLCL) = Max | <sup>t</sup> AA | | 40 | | 50 | | 60 | ns | | | ta(CP) | Access time from CAS high | td(RLCL) = Max | <sup>t</sup> CPA | | 45 | | 55 | | 65 | ns | | | ta(R) | Access time from RAS | td(RLCL) = Max | <sup>t</sup> RAC | | 80 | | 100 | | 120 | ns | | | <sup>t</sup> a(G) | Access time of Q from TRG low | | <sup>t</sup> OEA | | 20 | | 25 | | 30 | ns | | | <sup>t</sup> a(SQ) | Access time of SQ from SC high | C <sub>L</sub> = 30 pF | <sup>t</sup> SCA | | 25 | | 30 | | 35 | ns | | | <sup>t</sup> a(SE) | Access time of SQ from SE low | C <sub>L</sub> = 30 pF | <sup>t</sup> SEA | | 20 | | 20 | | 25 | ns | | | ta(QSF) | Access time of QSF from SC low | C <sub>L</sub> = 30 pF | | | 60 | | 60 | | 60 | ns | | | tdis(CH) | Random output disable time from CAS high (see Note 6) | C <sub>L</sub> = 30 pF | <sup>t</sup> OFF | 0 | 20 | 0 | 20 | 0 | 20 | ns | | | <sup>t</sup> dis(G) | Random output disable time from TRG high (see Note 6) | C <sub>L</sub> = 30 pF | †0EZ | 0 | 20 | 0 | 20 | 0 | 20 | ns | | | tdis(SE) | Serial output disable time from SE high (see Note 6) | C <sub>L</sub> = 30 pF | <sup>t</sup> SEZ | 0 | 20 | 0 | 20 | 0 | 20 | ns | | - NOTES: 5. Switching times for RAM port output are measured with a load equivalent to 1 TTL load and 100 pF. Data out reference level: VOH/VOL = 2.4 V/0.8 V. Switching times for SAM port output are measured with a load equivalent to 1 TTL load and 30 pF. Serial data out reference level: VOH/VOL = 2 V/0.8 V. - 6. tdis(CH), tdis(G), and tdis(SE) are specified when the output is no longer driven. | | | ALT. | TMS48 | C121-80 | TMS48C121-10 | | TMS48 | C121-12 | | |-----------------------|-----------------------------------------------------|-------------------|-------|---------|--------------|--------|-------|---------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tc(rd) | Read cycle time (see Note 7) | tRC | 160 | | 180 | | 210 | | ns | | t <sub>c(W)</sub> | Write cycle time | twc | 160 | | 180 | | 210 | | ns | | tc(rdW) | Read-modify-write cycle time | tRMW | 215 | | 240 | | 280 | | ns | | t <sub>c(P)</sub> | Page-mode read, write cycle time | tPC | 50 | | 60 | | 70 | | ns | | t <sub>c</sub> (RDWP) | Page-mode read-modify-write cycle time | <sup>t</sup> PRMW | 90 | | 105 | | 125 | | ns | | tc(TRD) | Transfer read cycle time | <sup>t</sup> RC | 160 | | 180 | | 210 | | ns | | t <sub>c</sub> (TW) | Transfer write cycle time | twc | 160 | | 180 | | 210 | | ns | | t <sub>c</sub> (SC) | Serial clock cycle time | tscc | 30 | | 30 | | 35 | | ns | | tw(CH) | Pulse duration, CAS | tCPN | 10 | | 10 | | 15 | | ns | | tw(CL) | Pulse duration, CAS low (see Note 8) | tCAS | 20 | 75 000 | 25 | 75 000 | 30 | 75 000 | ns | | tw(RH) | Pulse duration, RAS high | tRP | 70 | | 70 | | 80 | | ns | | tw(RL) | Pulse duration, RAS low (see Note 9) | tRAS | 80 | 75 000 | 100 | 75 000 | 120 | 75 000 | ns | | tw(WL) | Pulse duration, W low | twp | 15 | | 25 | | 25 | | ns | | tw(TRG) | Pulse duration, TRG low | | 20 | | 25 | | 30 | | ns | | tw(SCH) | Pulse duration, SC high | tsc | 10 | | 10 | | 12 | | ns | | tw(SCL) | Pulse duration, SC low | tscp | 10 | | 10 | | 12 | | ns | | tsu(CA) | Column address setup time | tASC | 0 | | 0 | | 0 | | ns | | t <sub>su(SFC)</sub> | DSF setup time before CAS low | tFSC | 0 | | 0 | | 0 | | ns | | tsu(RA) | Row address setup time | †ASR | 0 | | 0 | | 0 | | ns | | t <sub>su(WMR)</sub> | W setup time before RAS low | twsn | 0 | | 0 | | 0 | | ns | | tsu(DQR) | DQ setup time before RAS low | tMS | 0 | | 0 | | 0 | | ns | | tsu(TRG) | TRG setup time before RAS low | tTHS | 0 | | 0 | | 0 | | ns | | t <sub>su(SE)</sub> | SE setup time before RAS low | †ESR | 0 | | 0 | | 0 | | ns | | t <sub>su(SFR)</sub> | DSF setup time before RAS low | tesa | 0 | | 0 | | 0 | | ns | | t <sub>su(DCL)</sub> | Data setup time before CAS low | tDSC | 0 | | 0 | | 0 | | ns | | tsu(DWL) | Data setup time before W low | tDSW | 0 | | 0 | | 0 | | ns | | tsu(rd) | Read command setup time | tRCS | 0 | | 0 | | 0 | | ns | | tsu(WCL) | Early write command setup time before CAS low | twcs | 0 | | 0 | | 0 | | ns | | tsu(WCH) | Write setup time before CAS high | tCWL | 20 | | 25 | | 30 | | ns | | t <sub>su(WRH)</sub> | Write setup time before RAS high with TRG = W = low | tRWL | 20 | | 25 | | 30 | | ns | | tsu(SDS) | SD setup time before SC high | tsps | 3 | | 3 | | 3 | | ns | | th(CLCA) | Column address hold time after CAS low | <sup>t</sup> CAH | 20 | | 20 | | 20 | | ns | | th(SFC) | DSF hold time after CAS low | <sup>t</sup> CFH | 20 | | 20 | | 20 | | ns | | th(RA) | Row address hold time after RAS low | <sup>t</sup> RAH | 15 | | 15 | | 15 | | ns | | th(TRG) | TRG hold time after RAS low | <sup>t</sup> THH | 15 | | 15 | | 15 | | ns | | th(SE) | SE hold time after RAS low with TRG = W = low | <sup>t</sup> REH | 15 | | 15 | | 15 | | ns | | th(RWM) | Write mask, transfer enable hold time after RAS low | <sup>t</sup> RWH | 15 | | 15 | | 15 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_t = 5$ ns. - 8. In a read-modify-write cycle, td(CLWL) and tsu(WCH) must be observed. Depending on the user's transition times, this may require additional CAS low time [tw(CL)]. - In a read-modify-write cycle, td(RLWL) and t<sub>SU(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time [t<sub>W(RL)</sub>]. $<sup>^{\</sup>dagger}$ Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. # ADVANCE INFORMATION # timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued)<sup>†</sup> | | | | ALT. | TMS48C1 | 21-80 | | | TMS48C12 | 21-12 | | |----------------------|---------------------------------------------------------------|-----------------------------|------------------|---------|-------|---------|-----|----------|-------|------| | | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | th(RDQ) | DQ hold time after RAS low (write mask operation) | | <sup>t</sup> MH | 15 | | 15 | | 15 | | ns | | th(SFR) | DSF hold time after RAS low | | tRFH | 15 | | 15 | | 15 | | ns | | <sup>t</sup> h(RLCA) | Column-address hold time after RA (see Note 9) | S low | <sup>t</sup> AR | 45 | | 45 | , | 45 | | ns | | th(CLD) | Data hold time after CAS low | | t <sub>DH</sub> | 20 | | 25 | | 25 | | ns | | th(RLD) | Data hold time after RAS low (see | Note 10) | †DHR | 45 | | 50 | | 50 | | ns | | th(WLD) | Data hold time after W low | | tDH | 20 | | 25 | | 25 | | ns | | th(CHrd) | Read hold time after CAS (see Not | e 11) | tRCH | 0 | | 0 | | 0 | | ns | | th(RHrd) | Read hold time after RAS (see Not | e 11) | trrh | 10 | | 10 | | 10 | | ns | | th(CLW) | Write hold time after CAS low | | †WCH | 15 | | 25 | | 30 | | ns | | th(RLW) | Write hold time after RAS low (see | Note 10) | twcr | 45 | | 50 | | 55 | | ns | | th(WLG) | TRG hold time after W low (see No | te 12) | †OEH | 20 | | 25 | | 30 | | ns | | th(SDS) | SD hold time after SC high | | tSDH | 5 | - | 5 | | 5 | | ns | | th(SHSQ) | SQ hold time after SC high | | tson | 5 | | 5 | • | 5 | | ns | | td(RLCH) | Delay time, RAS low to CAS high | | tcsH | 80 | | 100 | | 120 | | ns | | td(CHRL) | Delay time, CAS high to RAS low | | †CRP | 0 | | 0 | | 0 | | ns | | td(CLRH) | Delay time, CAS low to RAS high | | tRSH | 25 | | 25 | | 30 | | ns | | td(CLWL) | Delay time, CAS low to W low (see Notes 13 and 14) | | tCWD | 45 | | 55 | | 65 | | ns | | <sup>†</sup> d(RLCL) | Delay time, RAS low to CAS low (see Notes 15 and 16) | | <sup>t</sup> RCD | 20 | 60 | 25 | 75 | 25 | 90 | ns | | <sup>t</sup> d(CARH) | Delay time, column address to RAS | S high | t <sub>RAL</sub> | 40 | | 50 | | 60 | | ns | | td(RLWL) | Delay time, RAS low to W low (see | Note 13) | tRWD | 110 | | 130 | | 155 | | ns | | td(CAWL) | Delay time, column address to $\overline{W}$ is (see Note 13) | ow | t <sub>AWD</sub> | 75 | | 85 | | 100 | | ns | | td(RLCH) | Delay time, RAS low to CAS high ( | see Note 17) | tCHR | 20 | | 25 | | 25 | | ns | | td(CLRL) | Delay time, CAS low to RAS low (s | ee Note 17) | tCSR | 10 | | 10 | | 10 | | ns | | td(RHCL) | Delay time, RAS high to CAS low ( | see Note 17) | †RPC | 5 | | 5 | | 5 | | ns | | td(CLGH) | Delay time, CAS low to TRG high | i | <sup>t</sup> CTH | 20 | | 25 | | 35 | | ns | | td(GHD) | Delay time, TRG high before data a | applied at DQ | tOED | 25 | | 30 | | 30 | , , | nş | | | B. 1 | Early load | | th(TRG) | | th(TRG) | | th(TRG) | | | | <sup>t</sup> d(RLTH) | Delay time, RAS low to TRG high (see Notes 18 and 19) | Mid-line real-<br>time load | <sup>t</sup> RTH | 65 | | 70 | | 80 | | ns | #### Continued next page † Timing measurements are referenced to VIL max and VIH min. NOTES: 9. In a read-modify-write cycle, t<sub>d</sub>(RLWL) and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time [t<sub>w(RL)</sub>]. - 10. The minimum value is measured when td(RLCL) is set to td(RLCL) min as a reference. - 11. Either th(RHrd) or t(CHrd) must be satisfied for a read cycle. - 12. Output-enable-controlled write. Output remains in the high-impedance state for the entire cycle. - 13. Read-modify-write operation only. - 14. TRG must disable the output buffers prior to applying data to the DQ pins. - 15. Read cycles only. - 16. The maximum value is specified only to guarantee RAS access time. - 17. CAS-before-RAS refresh operation only. - 18. TRG may be brought high "early" when real time memory to register data transfer is not required, provided that the th(TRG), td(SCTR), and td(RLSH) specifications are met. - 19. Memory to register (read) transfer cycles only. # TMS48C121 131 072 BY 8-BIT MULTIPORT VIDEO RAM SMVS121A — APRIL 1989 — REVISED NOVEMBER 1990 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) $^{\dagger}$ | | | ALT. | TMS48C12 | 21-80 | TMS48C1 | 21-10 | TMS480 | 121-12 | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|----------|-------|---------|-------|--------|--------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> d(RLSH) | Delay time, RAS low to first SC high after TRG high (see Note 19) | <sup>t</sup> RSD | 85 | | 95 | | 105 | | ns | | <sup>t</sup> d(CLSH) | Delay time, CAS low to first SC high after TRG high (see Note 19) | tCSD | 35 | | 40 | | 45 | | ns | | <sup>†</sup> d(SCTR) | Delay time, SC high to TRG high (see Notes 19 and 20) | tTSL | 10 | | 15 | | 15 | | ns | | td(THRH) | Delay time, TRG high to RAS high (see Note 19) | †TRD | 10 | | - 10 | | - 10 | · | ns | | td(SCRL) | Delay time, SC high to $\overline{RAS}$ low with $\overline{TRG} = \overline{W} = \text{low (see Notes 21 and 22)}$ | <sup>t</sup> SRS | 10 | | 10 | | 10 | | ns | | td(SCSE) | Delay time, SC high to $\overline{\text{SE}}$ high in serial input mode | | 15 | · | 20 | | 20 | · | ns | | td(RHSC) | Delay time, RAS high to SC high (see Note 22) | tSRD | 20 | | 30 | | 30 | | ns | | td(THRL) | Delay time, TRG high to RAS low (see Note 23) | tTRP | tw(RH) | | tw(RH) | | tw(R) | 1) | ns | | td(THSC) | Delay time, TRG high to SC high (see Note 23) | tTSD | 20 | | 25 | | 40 | | ns | | td(SESC) | Delay time, SE low to SC high (see Note 24) | tsws | 10 | | 15 | | 15 | | ns | | <sup>t</sup> d(RHMS) | Delay time, RAS high to last (most significant)<br>rising edge of SC before boundary switch during<br>split read transfer cycles | | 20 | | 25 | | 30 | | ns | | <sup>t</sup> d(TPRL) | Delay time, first (TAP) rising edge of SC after boundary switch to RAS low during split read transfer cycles | | 20 | | 25 | | 25 | | ns | | <sup>t</sup> rf(MA) | Refresh time interval, memory | tREF | | 8 | | 8 | | 8 | ms | | t <sub>t</sub> | Transition time | tΤ | 3 | 50 | 3 | 50 | 3 | 50 | ns | <sup>†</sup> Timing measurements are referenced to VIL max and VIH min. NOTES: 19. Memory to register (read) transfer cycles only. - 20. In a transfer read cycle, the state of SC when TRG rises is a Don't Care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when TRG goes high. - 21. In a transfer write cycle, the state of SC when RAS falls is a Don't Care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS goes low. - 22. Register to memory (write) transfer cycles only. - 23. Memory to register (read) and register to memory (write) transfer cycles only. - 24. Serial data-in cycles only. # read cycle timing NOTE 25: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". # SMVS121A — APRIL 1989 — REVISED NOVEMBER 1990 # delayed write cycle timing t<sub>c(W)</sub> tw(RL) RAS tw(RH) td(RLCH) td(CLRH) td(RLCL) tw(CL) td(CHRL) CAS th(RA) th(RLCA) tw(CH) tsu(CA) tsu(RA) th(CLCA) A0-A8 Column tsu(SFR) → - <sup>t</sup>h(SFC) + tsu(SFC) th(SFR) ↑ tsu(TRG) - tsu(WRH) td(GHD) tsu(WCH) th(RLW) tsu(WMR) th(CLW) tsu(DWL) tsu(DQR) tw(WL) ← th(RDQ) th(WLD) th(RLD) NOTE 25: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". # TMS48C121 131 072 BY 8-BIT MULTIPORT VIDEO RAM SMVS121A -- APRIL 1989 -- REVISED NOVEMBER 1990 # write cycle state table | CYCLE | STATE | | | | | | |-----------------------------------------------------|-------|---|---|---------------|---------------|--| | | 1 | 2 | 3 | 4 | 5 | | | Write mask load/use,<br>write DQs to I/Os | L | L | L | Write<br>Mask | Valid<br>Data | | | Write mask load/use,<br>block write | L | н | L | Write<br>Mask | Addr<br>Mask | | | Use previous write mask,<br>write DQs to I/Os | Н | L | L | Don't<br>Care | Valid<br>Data | | | Use previous write mask,<br>block write | н | Н | L | Don't<br>Care | Addr<br>Mask | | | Load write mask on later of W fall and CAS fall | н | L | н | Don't<br>Care | Write<br>Mask | | | Load color register on later of W fall and CAS fall | н | н | Н | Don't<br>Care | Color<br>Data | | | Write mask disabled,<br>block write to all I/Os | L | Н | н | Don't<br>Care | Addr<br>Mask | | | Normal early or late write operation | L | L | н | Don't<br>Care | Valid<br>Data | | SMVS121A - APRIL 1989 - REVISED NOVEMBER 1990 # read-write/read-modify-write cycle timing NOTE 26: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Same logic as delayed write cycle # enhanced page-mode read cycle timing † Access time is ta(CP) or ta(CA) dependent. ‡ Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTE 27: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edge of RAS and CAS to select the desired write mode (normal, block write, etc.) **ADVANCE INFORMATION** # enhanced page-mode write cycle timing † Referenced to CAS or W, whichever occurs last. NOTES: 25. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". 28. A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG must remain high throughout the entire page-mode operation if the late write features is used, to guarantee page-mode cycle time. If the early write cycle timing is used, the state of TRG is a Don't Care after the minimum period th(TRG) from the falling edge of RAS. # enhanced page-mode read-modify-write cycle timing <sup>†</sup> Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTES: 25. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". 29. A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not **ADVANCE INFORMATION** # **RAS**-only refresh timing NOTE 30: In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycle. # CAS-before-RAS refresh NOTE 30: In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycle. # hidden refresh cycle timing # write-mode control pseudo transfer timing The write-mode control cycle is used to change the SDQs from the output mode to the input mode. This allows serial data to be written into the data register. The diagram below assumes that the device was originally in the serial read mode. NOTES:31. Random-mode Q outputs remain in the high-impedance state for the entire write-mode control. 32. SE must be high as RAS falls in order to perform a write-mode control cycle. ADVANCE INFORMATION # data register to memory timing, serial input enabled # register transfer function table | | RAS FALL | | | | | |-------------------------------------------------------|----------|-----|------------|-----------|--| | FUNCTION | TRG | w | DSF<br>(1) | SE<br>(3) | | | Register to memory transfer, serial input enabled | L | L | X | L | | | Register to memory transfer, alternate transfer write | L | L | l н | Х | | | Pseudo-transfer SDQ control | L | l L | L | Н | | | Memory to register transfer | L | I н | ΙĒ | X | | | Split register transfer | L | Н | l н | X | | | | | 1 | | 1 | | # alternate data register to memory timing **ADVANCE INFORMATION** # memory to data register transfer timing - NOTES:33. Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register treansfer cycle is used to load the data registers in parallel from the memory array. The 256 locations in each data register are written into from the 256 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. - 34. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. # **ADVANCE INFORMATION** NOTE 35: There must be a minimum of two SC clock cycle between any two split-register reload cycles, and between a transfer read cycle and a split-register cycle. NOTES:36. In split register mode, data can be transferred from different rows to the low and high halves of the data register. 37. When enabling or disabling split register mode, $t_{a(QSF)}$ is measured from RAS low in the transfer cycle. In order to achieve proper split-register operation, a normal read transfer should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. Serial access can then begin after the normal transfer cycle. Before reaching the data register boundary, bit 127 or 255, the first split-register transfer to the inactive register half can be performed. When the serial counter reaches the data register boundary, it will be loaded with the tap location set on the previous split-register transfer cycle, with the next serial access continuing from that tap location. (See timing diagrams on pages 8-122 and 8-123.) The Serial Data-in cycle is used to input serial data into the data registers. Before data can be written into the data registers via SD, the device must be put into the write mode by performing a write mode control (pseudo-transfer) cycle or any other transfer write cycle. A transfer read cycle is the only cycle that will take the serial port (SAM) out of the write mode and put it into the read mode, thus disabling the input data. Data will be written starting at the location specified by the input address loaded on the previous transfer cycle. While accessing data in the serial data registers, the state of $\overline{TRG}$ is a Don't Care as long as $\overline{TRG}$ is held high when $\overline{RAS}$ goes low to prevent data transfers between memory and data registers. # serial data-out timing NOTE 38: While reading data through the serial data register, the state of TRG is a Don't Care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory to register data transfer operation. The Serial Data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Any transfer write cycles occurring between the transfer read cycle and the subsequent shifting out of data will take the device out of the read mode and put it in the write mode, thus not allowing the reading of data.