## TMS27C291, TMS27C292 16,384-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS27PC291 16.384-BIT PROGRAMMABLE READ-ONLY MEMORY SEPTEMBER 1986-REVISED APRIL 1988 - Organization . . . 2K × 8 - Single 5-V Power Supply - Pin Compatible with Existing 2K x 8 Bipolar/High-Speed CMOS EPROMs and PROMs - Ail Inputs/Outputs TTL Compatible - High Speed - Max Access/Min Cycle Time | VCC | ± | 5% | |-----|---|----| |-----|---|----| | '27C/PC291-3 | '27C292-3 | 35 ns | |--------------|-----------|-------| | '27C/PC291 | '27C292 | 45 ns | | '27C/PC291-5 | '27C292-5 | 50 ns | ## VCC ± 10% '27C/PC291-35 '27C292-35 35 ns '27C/PC291-45 '27C292-45 45 ns '27C/PC291-50 '27C292-50 50 ns - Low-Power CMOS Technology - 3-State Output Buffers - Low Power Dissipation (V<sub>CC</sub> = 5.25 V) Active . . . 394 mW Max - Erasable - 100% Pretestable ### description The TMS27C291 and TMS27C292 series are 16,384-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC291 series are 16,384-bit, one-time. electrically programmable read-only memories. These devices are fabricated using CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external resistors. Each output can drive eight Series 74 TTL circuits without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The J and N dual-in-line packages are pin compatible with existing 24-pin bipolar PROMs and high speed EPROMs. #### J AND N PACKAGE (TOP VIEW) | A7[ | ī | $U_{24}$ | ∃∨cc | |-------------|----|----------|------------------| | A6[ | 2 | 23 | ]A8 | | A5 | 3 | 22 | ]A9 | | A4[ | 4 | 21 | ]A10 | | A3[ | 5 | 20 | ]s1† | | A2 | 6 | 19 | ]S2 <sup>†</sup> | | A1 [ | 7 | 18 | ]s3† | | A0[ | 8 | 17 | ] Q8 | | Q1[ | 9 | 16 | 07 | | Q2[ | 10 | 15 | ]Q6 | | <b>G3</b> [ | 11 | 14 | <b>]</b> Q5 | | GND | 12 | 13 | Q4 | | | | | | ### FN PACKAGE (TOP VIEW) <sup>†</sup>These pins have different pin assignments and functions in the program mode (see page 3). #### READ MODE | PIN NO | PIN NOMENCLATURE | | | | | | | | |------------|------------------|--|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | | GND | Ground | | | | | | | | | NC | No Connection | | | | | | | | | Q1-Q8 | Outputs | | | | | | | | | ₹1, S2, S3 | Chip Selects | | | | | | | | | Vcc | 5-V Power Supply | | | | | | | | The TMS27C291 and TMS27C292 are offered in dual-in-line ceramic packages (J suffix). The TMS27C291 ceramic package is designed for insertion in mounting-hole rows on 7,62-mm (300-mil) centers. The TMS27C292 ceramic package is designed for insertion in mounting-hole rows on 15,24-mm (600-mil) centers. ADVANCE INFORMATION concerns new products in the sampling or proproduction phase of development characteristic data and other specifications are subject to change without notice. Copyright © 1986, Texas Instruments Incorporated 6-3 ## TMS27C291, TMS27C292 16,384-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS27PC291 16,384-BIT PROGRAMMABLE READ-ONLY MEMORY The TMS27PC291 PROM is offered in dual-in-line plastic package (N suffix) designed for insertion in mounting-hole rows on 7,62-mm (300-mil) centers. This version of the device is still in development, and the ADVANCE INFORMATION notices in this data sheet pertain to the N package devices. The TMS27PC291 PROM is also offered in a 28-lead plastic-leaded chip carrier (FN suffix) for surface mounting applications on solder lands on 1,27-mm (50-mil) centers. All devices are guaranteed for operation from 0°C to 70°C. ### operation There are eight modes of operation for the TMS27C291, TMS27C292 and the TMS27C291 as listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL or CMOS levels except for Vpp during programming (13.5 V). | | | | | | | MODE | | | | | | |----------------------|------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|----------------------|----------------------|------|-------| | FUNCTION | Read | Output<br>Disable# | Output<br>Disable# | Output<br>Disable# | Program<br>Verify | Program<br>Inhibit | Fast<br>Program | Blank Check<br>Ones | Blank Check<br>Zeros | Sign | ature | | §1/V <sub>PP</sub> † | VIL | VIH | x‡ | × | Vpp | Vpp | VPP | ∨ <sub>IL(P)</sub> ¶ | VIL(P) | V | 'IL | | S2/ <b>VF</b> Y† | VIH | x | VIL | × | V <sub>IL(P)</sub> | V <sub>IH(P)</sub> | V <sub>IH(P)</sub> | V <sub>IL(P)</sub> | V <sub>IH(P)</sub> | v | 'ін | | S3/PGM† | VIH | х | х | VIL | V <sub>IH(P)</sub> | V <sub>IH(P)</sub> | V <sub>IL(P)</sub> | VH⁵ | V <sub>H</sub> | V | ′н | | Vcc , | Vcc V, | СС | | A9 | х | × | . <b>x</b> | х | × | × | х | × | <b>x</b> , | Vpp | Vpp | | AO | х | х | × | х | × | х | × | × | × | VIL | ViH | | | | | | | | | | | | CC | DE | | Q1-Q8 | DOUT | HI-Z | HI-Z | HI-Z | DOUT | HI-Z | DIN | Ones | Zeros | MFG | DEV | | | | | | | | | | | | 97 | 02 | <sup>&</sup>lt;sup>†</sup>Pin assignment for program mode. #### read/output disable When the outputs of two or more of these devices are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a '27C291, '27PC291, or '27C292, a low-level signal is applied to $\overline{S}1$ and a high-level signal is applied to S2 and S3. Any other combination of logic states on these three inputs will disable the outputs. Output data is accessed at pins Q1 through Q8. ## latchup immunity Latchup immunity is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. <sup>&</sup>lt;sup>‡</sup>X can be V<sub>IL</sub> or V<sub>IH</sub>. $<sup>^{\</sup>S}V_{H} = 12 \text{ V } \pm 0.5 \text{ V}.$ $<sup>\</sup>P(P) = Programming mode.$ <sup>\*</sup>Output can be disabled using any of these three methods. ## TMS27C291, TMS27C292 16,384-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS27PC291 16.384-BIT PROGRAMMABLE READ-ONLY MEMORY ## erasure (TMS27C291-\_\_JL and TMS27C292-\_\_JL) Before programming, the '27C291 or '27C292 is erased by exposing the chip through the transparent lid to high intensity ultraviolet light 2537 (wavelength angstroms). recommended minimum exposure dose (UV intensity × exposure time) is 25 watt-seconds per square centimeter. A typical 12 milliwatt-persquare-centimeter, filterless UV lamp will erase the device in 45 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the '27C291 or '27C292, the window should be covered with an opaque label. ## programming mode pin functions In the programming mode pins 18-20 on the dual-in-line packages or pins 22-24 on the plastic-leaded chip carrier no longer act as chip selects. Pin $\overline{S}1$ becomes the Vpp power supply, pin S2 becomes the $\overline{VFY}$ (verify) input, and pin S3 becomes the $\overline{PGM}$ (program) input in the programming mode. Programming mode pin assignments and nomenclature are given in the figures to the right. #### blank check mode The '27C291 and '27C292 use a differential memory cell. This means that an unprogrammed device has ambiguous states in all address locations. Prior to programming, the blank check mode is used to verify that both sides of the differential cell are erased. The blank check mode is defined as S3 to $V_H$ and $\overline{S}1$ to $V_{IL}$ . In this mode, S2 selects between blank check Os and 1s. #### fast programming Data is presented in parallel (eight bits) on pins Q1 through Q8. Once addresses and data are stable, PGM is pulsed. The programming mode is achieved when Vpp = 13.5 V, VCC = 5.0 V, VFY = V<sub>IH</sub>, PGM = pulsed V<sub>IL</sub>. More than one '27C291, '27C292, or '27PC291 can be programmed when the devices are connected in parallel. Locations can be programmed in any order, but it is recommended that all locations be programmed. PROGRAMMING AND BLANK CHECK MODE PIN ASSIGNMENTS J AND N PACKAGES (TOP VIEW) ## FN PACKAGE (TOP VIEW) #### PROGRAM MODE | PIN N | PIN NOMENCLATURE | | | | | | | | |--------|---------------------|--|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | | GND | Ground | | | | | | | | | NC | No Connection | | | | | | | | | PGM | Program Input | | | | | | | | | Q1-Q8 | Outputs | | | | | | | | | Vcc | 5-V Power Supply | | | | | | | | | VFY | Verify Input | | | | | | | | | Vpp | 13.5-V Power Supply | | | | | | | | ## TMS27C291, TMS27C292 16,384-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS27PC291 16,384-BIT PROGRAMMABLE READ-ONLY MEMORY Programming uses two types of programming pulses: Prime and Final. The length of the Prime pulse is 0.1 millisecond; this pulse is applied X times. After each Prime pulse, the byte being programmed is verified. If the correct data is read, the Final programming pulse is applied. If correct data is not read, an additional 0.1-millisecond pulse is applied up to a maximum X of 4. The Final programming pulse is 24X long. This sequence of programming and verification is performed at $V_{\rm CC} = 5.0$ V and $V_{\rm CC} = 13.5$ V. When the full Fast programming routine is complete, all bits are verified with $V_{\rm CC} = 5$ V $\pm$ 10% (see Figure 1). ## program inhibit Programming may be inhibited by maintaining a high-level input on the PGM pin. ## program verify Programmed bits may be verified with Vpp = 13.5 V when $\overline{VFY} = V_{IL}$ and $\overline{PGM} = V_{IH}$ . ## signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0, i.e., A0 = $V_{IL}$ accesses the manufacturer code; A0 = $V_{IH}$ accesses device code. All other addresses must be held at $V_{IL}$ . Each byte possesses odd parity on bit Q8. The manufacturer code for these devices is 97, and the device code is 02. FIGURE 1. FAST PROGRAMMING FLOWCHART ## logic symbols† <sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\$ | Supply voltage range, VCC (see Note 1) | – 0.6 V to 7 V | |---------------------------------------------------------------|------------------------------| | Supply voltage range, Vpp (programming mode) | 0.6 V to 14 V | | Input voltage range (see Note 1): All inputs except A9 and S3 | | | A9 and S3 | | | Output voltage range (see Note 1) | 3 V to V <sub>CC</sub> + 1 V | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. IOTE 1: Under absolute maximum ratings, voltage values are with respect to GND. 6 ## TMS27C291, TMS27C292 16,384-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS27PC291 16,384-BIT PROGRAMMABLE READ-ONLY MEMORY | recommend | led or | arating | conditions | |-----------|--------|---------|------------| | | | | | | | | | '27C291, '27PC291<br>'27C292<br>'27C291-3, '27PC291-3<br>'27C292-3<br>'27C291-5, '27PC291-5<br>'27C292-5 | | | '27C291-3<br>'27C292-3<br>'27C291-4<br>'27C292-4<br>'27C291-5<br>'27C292-5 | UNIT | | | |--------------------|------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------|-----|--------------------|----------------------------------------------------------------------------|------|--------------------|----------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | | | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | <b>v</b> | | | High-level input<br>voltage (see Note 2) | TTL | 2 | | V <sub>CC</sub> +1 | 2 | | V <sub>CC</sub> +1 | v | | VIH | | CMOS | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +1 | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +1 | | | V <sub>IH(P)</sub> | High-level input<br>voltage (see Note 2) | Programming | 3 | | V <sub>CC</sub> +1 | 3 | | V <sub>CC</sub> +1 | ٧ | | | Low-level input | TTL | -0.5 | | 0.8 | -0.5 | | 8.0 | > | | VIL | voltage (see Note 2) | CMOS | -0.5 | | GND+0.2 | -0.5 | | GND + 0.2 | | | V <sub>IL(P)</sub> | Low-level input<br>voltage (see Note 2) | Programming | -0.5 | | 0.4 | -0.5 | | 0.4 | ٧ | | TA | Operating free-air tem | perature | 0 | • | 70 | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheer for logic voltage levels only. These are absolute voltages with respect to device ground pin and include all overshoot due to system and/or tester noise. Do not attempt to test these values without suitable equipment. ## electrical characteristics over full ranges of recommended operating conditions | PARAMETER | | | R | TEST CONDI | TIONS | MIN T | YP† | MAX | UNIT | | |-----------|--------------------------|-------------------|-------------------------|-------------------------------|----------------------|-------|-------|------|----------|--| | νон | | | I <sub>OH</sub> = -4 mA | 2.4 | | | V | | | | | VOL | Low-level output | voltage | , | I <sub>OL</sub> = 16 mA | | | | 0.4 | <b>V</b> | | | | | | All inputs except \$1 | V <sub>I</sub> = 0 V to 5.5 V | | | 1 | ±10 | | | | łį | Input current (lea | akage) | <u>\$</u> 1 | \$1 = 0 V to 5.5 V | , | | | ±10 | μА | | | lo | Output current ( | eakage) | | VO = 0 V to VCC | | | 1 | ± 10 | μΑ | | | IPP | Vpp programmir | | | Vpp = 13.5 V | | | | 50 | mA | | | <u> </u> | | '27C2 | 91-3, '27PC291-3 | V F 25 V | t <sub>C</sub> = dc | | 15 | 35 | mA | | | | | '27C2 | 92-3 | $V_{CC} = 5.25 V$ | t <sub>C</sub> = min | | 40 | 75 | | | | | | '27C2 | 91-35, '27PC291-35 | | t <sub>C</sub> = dc | | 15 | 35 | m.A | | | | | '27C2 | 92-35 | V <sub>CC</sub> = 5.5 V | t <sub>C</sub> = min | _ I | 40 | 75 | | | | | | '27C291, '27PC291 | t <sub>C</sub> = dc | | 15 | 35 | mA | | | | | | Supply current '27C292 | $V_{CC} = 5.25 V$ | t <sub>c</sub> = min | | 35 | 60 | | | | | | ICC | (see Note 3) | '27C2 | 91-45, '27PC291-45 | V F E V | t <sub>C</sub> = dc | | 15 35 | m.A | | | | | | '27C2 | 92-45 | $V_{CC} = 5.5 V$ | t <sub>c</sub> = min | | 35 | 60 | | | | | | '27C2 | 91-5, '27PC291-5 | V <sub>CC</sub> = 5.25 V | t <sub>C</sub> = dc | | 15 | 35 | mA | | | | | '27C2 | 92-5 | vCC = 5.25 v | t <sub>C</sub> = min | | 30 | 55 | | | | | | '27C2 | 91-50, '27PC291-50 | V <sub>CC</sub> = 5.5 V | t <sub>C</sub> = dc | | 15 | 35 | mA | | | | | '27C2 | 92-50 | ACC = 9.9 A | t <sub>c</sub> = min | i | 30 | 55 | "" | | <sup>†</sup>Typical I<sub>CC</sub> is measured at $V_{CC} = 5$ V, $T_A = 25$ °C and CMOS input levels. NOTE 3: Assume signal transition times of 5 ns or less, timing reference levels of 1.5 V, and addresses toggling between 0 V and 3 V # TMS27C291, TMS27C292 16,384-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS27PC291 16.384-BIT PROGRAMMABLE READ-ONLY MEMORY # capacitance over recommended supply voltage range and operating free-air temperature range, $f=1~\text{MHz}^\dagger$ | | PARAMETER | | PARAMETER TEST CONDITIONS | | MAX | UNIT | |----|--------------------|-----------------------|---------------------------------|----|-----|------| | Ci | Input capacitance | All inputs except \$1 | V <sub>j</sub> = 0 V, f = 1 MHz | 8 | 10 | pF | | | mpor capacitance | S1 | V <sub>I</sub> = 0 V, f = 1 MHz | 16 | 20 | pF | | Co | Output capacitance | | V <sub>O</sub> = 0 V, f = 1 MHz | 12 | 15 | pF | <sup>&</sup>lt;sup>†</sup>Capacitance measurements are made on a sample basis only. # switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4 and Figure 2) | | PARAMETER | '27C291-3,<br>'27C292-3<br>'27C291-35<br>'27C292-35 | , '27PC291-35 | '27C291, '27<br>'27C292<br>'27C291-45,<br>'27C292-45 | PC291<br>'27PC291-45 | '27C291-5, '2<br>'27C292-5<br>'27C291-50,<br>'27C292-50 | UNIT | | |---------------------|---------------------------------|-----------------------------------------------------|---------------|------------------------------------------------------|----------------------|---------------------------------------------------------|------|----| | | · | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | 35 | - | 45 | | 50 | ns | | ten(S1) | Enable time from \$1 | | 25 | | 35 | | 35 | ns | | ten(S2) | Enable time from S2 | | 25 | | 35 | | 35 | ns | | t <sub>en(S3)</sub> | Enable time from S3 | | 25 | | 35 | | 35 | ns | | <sup>t</sup> dis | Disable time from \$1, \$2, \$3 | 0 | 25 | 0 | 35 | 0 | 35 | ns | | t <sub>V</sub> (A) | Output valid time | 0 | | 0 | | 0 | | ns | NOTES: 3. Assume signal transition times of 5 ns or less, timing reference levels of 1.5 V, and addresses toggling between 0 V to 3 V. ## recommended timing requirements for programming | | | MIN | NOM | MAX | UNIT | |-----------------------|--------------------------------|-----|-----|-----|------| | tw(IPGM) | Initial program pulse duration | 0.1 | | 0.4 | ms | | tw(FPGM) | Final program pulse duration | 2.4 | | 9.6 | ms | | t <sub>su(A)</sub> | Address setup time | 1 | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | 1 | | | μS | | t <sub>su</sub> (VFY) | VFY setup time | 1 | | | μS | | tdis(VFY) | Output disable time from VFY | 0 | | 35 | ns | | t <sub>en(VFY)</sub> | Output enable time from VFY | | | 35 | ns | | t <sub>su(D)</sub> | Data setup time | 1 | | | μS | | <sup>‡</sup> h(A) | Address hold time | 0 | | | μS | | th(D) | Data hold time | 1 | | | μS | <sup>&</sup>lt;sup>‡</sup>Typical values are at T<sub>A</sub> = 25 °C and nominal voltages. <sup>4.</sup> Minimum cycle time is equal to maximum access time. nt up appreting frequency | | PARAMETER | TEST CONDITIONS | TYP <sup>†</sup> MAX <sup>‡</sup> | | UNIT | |-----|----------------|------------------|-----------------------------------|----|------| | | Supply current | 0 Hz ≤ f ≤ 1 MHz | 15 | 35 | mA | | lcc | | f = 10 MHz | 25 | 50 | mA | | | | f = 20 MHz | 32 | 60 | mA | | | | f = 30 MHz | 40 | 75 | mA | <sup>†</sup>Typical $I_{CC}$ is measured at $V_{CC}=5$ V, $T_A=25$ °C and CMOS inputs levels. ‡Maximum $I_{CC}$ is measured at $V_{CC}=5.5$ V, $T_A=0$ °C and CMOS input levels. ### PARAMETER MEASUREMENT INFORMATION FIGURE 2. OUTPUT LOAD CIRCUIT ## read cycle timing 6 **ADVANCE INFORMATION** $<sup>^{\</sup>dagger}\text{Programming levels for V}_{\text{IH}}$ and V $_{\text{IL}}.$