# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

# 8961725 0077217 8 📟

NOVEMBER 1985 - REVISED APRIL 1988

This Data Sheet is Applicable to All TMS27C512s and TMS27PC512s Symbolized with Code "A" as Described on Page 12.

- Organization . . . 64K × 8
- Single 5-V Power Supply
- Pin Compatible with Existing 512K MOS ROMs, PROMs, and EPROMs
- All Inputs/Outputs Fully TTL Compatible
- Max Access/Min Cycle Time

| VCC ±5%      | VCC ±10%      |        |
|--------------|---------------|--------|
| '27C512-1    | '27C512-17    | 170 ns |
| '27C/PC512-2 | '27C/PC512-20 | 200 ns |
| '27C/PC612   | '27C/PC512-25 | 250 ns |
| '27C/PC512-3 | '27C/PC512-30 | 300 ns |

- Power Saving CMOS Technology
- Very High-Speed SNAP! Pulse Programming or Fast Programming Algorithms
- 3-State Output Buffers
- 400 mV Guaranteed DC Noise Immunity with Standard TTL Loads
- Latchup Immunity of 250 mA on Ail Input and Output Lines
- Low Power Dissipation (VCC = 5.25 V)
  - Active . . . 158 mW Worst Case
  - Standby . . . 1.4 mW Worst Case (CMOS Input Levels)
- PEP4 Version Available with 168 Hour Burn-in, and also Guaranteed Operating Temperature Ranges
- 512K EPROM Available with Mil-STD-883C Class B High Reliability Processing (SMJ27C512)

#### T-46-13-25 J AND N PACKAGE T-46·13·29 (TOP VIEW) 28 VCC 27 A14 26 A13 25 A8 24 A9 A15 1 A12 ☐2 A7[] 13 A6[ A5[ 23 A11 **A4**□ 22 G/V<sub>PP</sub> 21 A10 A3 A2 20 □ Ē A1[ 19 🔲 🔾 8 A0 ☐ 10 18 ☐ Q7 17 ☐ Q6 01 11 16 Q5 Q3 🗖 13 15 Q4 GND 14 **FM PACKAGE** (TOP VIEW)

**EPROMs/PROMs/EEPROMs** 

A7 A12 A15 NU NC VCC A13 **A8** A5 6 28 A9 A11 A4 27 Á3 26 [ 25 G/Vpp A2 A10 A1 10 24 23 | E A0 111 NC 12 22 [] Q8 Q1 13 21 Q7 4 15 16 17 18 19 20

TEXAS INSTR (ASIC/MEMORY) 25E D

988 ¥888

#### description

The TMS27C512 series are 524,288-bit, ultraviolet-light erasable, electrically programmable read-only memories.

The TMS27PC512 series are 524, 288-bit, onetime, electrically programmable read-only memories.

These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by

|        | PIN NOMENCLATURE                 |
|--------|----------------------------------|
| A0-A15 | Address Inputs                   |
| Ē      | Chip Enable/Power Down           |
| Ğ/Vpp  | 12-13 V Programming Power Supply |
| GND    | Ground                           |
| NC     | No Connection                    |
| NU     | Make No External Connection      |
| Q1-Q8  | Outputs                          |
| Vcc    | 5-V Power Supply                 |

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas instruments at andard warranty. Production processing does not necessarily include testing of all parameters.



Copyright @ 1985, Texas Instruments Incorporated

6-105

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY T-46-1

T-46-13-25

8961725 0077218 T

T-46-13-29

Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors.

The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C512 and the TMS27PC512 are pin compatible with 28-pin 512K MOS ROMs, PROMs, and EPROMs.

The TMS27C512 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mll) centers. The TMS27C512 is available with two guaranteed temperature ranges of 0°C to 70°C and -40°C to 85°C (TMS27C512-\_ \_JL and TMS27C512-\_ \_JE, respectively). The TMS27C512 is also offered with 168 hour burn-in on both temperature ranges (TMS27C512-\_ \_JL4 and TMS27C512-\_ \_JE4, respectively). (See table below.)

The TMS27PC512 PROM is offered in a dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC512 is also supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix). The TMS27PC512 is guaranteed for operation from 0 °C to 70 °C.

All package styles conform to JEDEC standards.

TEXAS INSTR (ASIC/MEMORY) 25E D

|                          | SUFFIX FOR  | OPERATING     | SUFFIX                | FOR PEP4      |  |  |
|--------------------------|-------------|---------------|-----------------------|---------------|--|--|
| EPROM TEMPERATURE RANGES |             |               | 168 HR. BURN-IN       |               |  |  |
|                          | WITHOUT P   | EP4 BURN-IN   | VS TEMPERATURE RANGES |               |  |  |
|                          | 0°C TO 70°C | -40°C TO 85°C | 0°C TO 70°            | -40°C TO 85°C |  |  |
| TMS27C512-XXX            | JL          | JE            | JL4                   | JE4           |  |  |

These EPROMs and PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 12-13 V supply is needed for programming. All programming signals are TTL level. These devices are programmable by either Fast or SNAPI Pulse programming algorithms. Fast programming uses a Vpp of 12.5 V and a VCC of 6.0 V for a nominal programming time of two minutes. SNAPI Pulse programming uses a Vpp of 13.0 V and a VCC of 6.5 V for a nominal programming time of four seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random.

#### operation

There are seven modes of operation listed in the following table. Read mode requires a single 5-V supply. All inputs are TTL level except for Vpp during programming (12.5 V for Fast or 13.0 V for SNAP! Pulse) and 12 V on A9 for signature mode.

|                   |      |                   |                | MODE        |                 |                    |                 |                 |
|-------------------|------|-------------------|----------------|-------------|-----------------|--------------------|-----------------|-----------------|
| FUNCTION          | Read | Output<br>Disable | Standby        | Programming | Verify          | Program<br>Inhibit | -               | ature<br>ode    |
| Ē                 | VIL  | VIL               | VIH            | VIL         | ViL             | VIH                | V               | IL.             |
| ₫/V <sub>PP</sub> | VIL  | VIH               | Χ <sup>†</sup> | Vpp         | ٧ <sub>iL</sub> | Vpp                | V               | îL ·            |
| Vcc               | Vcc  | V <sub>C</sub> C  | Vcc            | Vcc         | Vcc             | Vcc                | V               | CC              |
| A9                | х    | ×                 | X              | X           | X               | ×                  | VH <sup>‡</sup> | VH <sup>‡</sup> |
| A0                | х    | ×                 | ×              | Х           | X               | х                  | VIL             | VIH             |
|                   |      |                   |                |             |                 |                    | CC              | DE              |
| Q1-Q8             | POUT | HI-Z              | HI-2           | DIN         | DOUT            | HI-Z               | MFG             | DEVICE          |
|                   |      |                   |                | "           |                 |                    | 97              | 85              |

 $^{\dagger}$ X Can be V<sub>IL</sub> or V<sub>IH</sub>,  $^{\ddagger}$ V<sub>H</sub> = 12 V ± 0.5 V.



# 8961725 0077219 1

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

TEXAS INSTR (ASIC/MEMORY)

25E D

read/output disable

T-46-13-29

When outputs of two or more TMS27C512s or TMS27PC512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the E and G/Vpp pins. All other devices in the circuit should have their outputs disabled by applying a highlevel signal to one of these pins. Output data is accessed at pins Q1 through Q8.

#### latchup immunity

Latchup immunity on the TMS27C512 and TMS27PC512 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density.

For more information see application report SMLA001; "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family," available through TI Field Sales Offices.

Active ICC current can be reduced from 30 mA to 500  $\mu$ A (TTL-level inputs) or 250  $\mu$ A (CMOS-level inputs) by applying a high TTL signal to the E pin. In this mode all outputs are in the high-impedance state.

### erasure (TMS27C512)

Before programming, the TMS27C512 EPROM is erased by exposing the chip through the transparent lid to high intensity ultraviolet light (wavelength 2537 angstroms). EPROM erasure before programming is necessary to assure that all bits are in the logic 1 (high) state. Logic Os are programmed into the desired locations. A programmed logic O can be erased only by ultraviolet light. The recommended minimum ultraviolet light exposure dose (UV intensity × exposure time) is 15 watt-seconds per square centimeter. A typical 12-milliwattper-square-centimeter, filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C512, the window should be covered with an opaque label.

#### Initializing (TMS27PC512)

The one-time programmable TMS27PC512 PROM is provided with all bits in the logic 1 state, then logic 0s are programmed into the desired locations. Logic Os programmed into a PROM cannot be erased.

#### SNAP! Pulse programming

The 512K EPROM and PROM can be programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which can reduce programming time to a nominal of four seconds. Actual programming time will vary as a function of the programmer used.

Data is presented in parallel (eight bits) on pins Q1 to Q8. Once addresses and data are stable, E is pulsed.

The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (µs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-µs pulses per byte are provided before a failure is recognized.

The programming mode is achieved when  $\overline{G}/Vpp = 13.0 \text{ V}$ , VCC = 6.5 V, and  $\overline{E} = V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAPI Pulse programming routine is complete, all bits are verified when  $V_{CC} = 5 \text{ V}, \overline{\text{G}}/\text{Vpp} = \text{ViL}, \text{ and } \overline{\text{E}} = \text{ViL}.$ 

**EPROMs/PROMs/EEPROMs** 

6

POST OFFICE BOX 1443 . HOUSTON, TEXAS 77001

25E D

TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY T-46-13-29

TEXAS INSTR (ASIC/MEMORY)

#### Fast programming

The 512K EPROM and PROM can be programmed using the Fast programming algorithm illustrated by the flowchart in Figure 2. During Fast programming, data is presented in parallel (eight bits) on pins Q1 through Q8. Once addresses and data are stable, E is pulsed. The programming mode is achieved when  $\overline{G}/VpP = 12.5 \text{ V}, VCC = 6.0 \text{ V}, \text{ and } \overline{E} = V_{jL}.$  More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order.

Fast programming uses two types of programming pulses: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each Prime pulse, the byte being programmed is verified. If the correct data is read, the Final programming pulse is applied; if correct data is not read, an additional 1 millisecond pulse is applied up to a maximum X of 25. The Final programming pulse is 3X long. This sequence of programming and verification is performed at  $V_{CC}=6.0~V$  and  $\overline{G}/V_{PP}=12.5~V$ . When the full Fast programming routine is complete, all bits are verified when  $V_{CC}=5~V$  and  $\overline{G}/V_{PP}=V_{IL}$ .

### program inhibit

Programming may be inhibited by maintaining a high level input on the E pin.

Programmed bits may be verified when  $\overline{G}/Vpp$  and  $\overline{E} = ViL$ .

#### signature mode

The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V  $\pm$  0.5 V. Two identifier bytes are accessed by A0; i.e., A0 = V<sub>IL</sub> accesses the manufacturer code, which is output on Q1-Q8;  $A0 = V_{IH}$  accesses the device code, which is output on Q1-Q8. All other addresses must be held at VIL. Each byte possesses odd parity on bit Q8. The manufacturer code for these devices is 97, and the device code is 85.

# ■ 8961725 0077221 T ■ T-46-13-25

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY



FIGURE 1. SNAPI PULSE PROGRAMMING FLOWCHART

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

TEXAS INSTR (ASIC/MEMORY) 25E D -



FIGURE 2, FAST PROGRAMMING FLOWCHART

# T-46-13-25 8961725 0077223 3 📟 TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY

TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

TEXAS INSTR (ASIC/MEMORY) 25E D \_\_\_ T-46-13-29 logic symbols† **PROM EPROM** (10)(10) O ΑO A0 0 65,536 × 8 65,536 × 8 (9) (9) A1 A1 -(8) (8) A2 A2 -(7)(7) АЗ АЗ (6) (6) A4 A4 (<u>11)</u> 01 (11)(5) (5) ΑV - Q1  $\mathbf{A}\nabla$ A5 (12) Q2 Α5 (12) Q2 (4) (4)  $\mathbf{A}\nabla$ A6  $A\nabla$ A6 (13) Q3 (3) (13) (3) - Q3 0 Α7  $A\nabla$ Α7  $A\nabla$ (15) Q4 (15) Q4 A<del>65,535</del> (25)(25)65,535 **A8 A8**  $A\nabla$  $\mathbf{A}\nabla$ (16) Q5 (<u>16)</u> Q5 (24)(24)  $\mathbf{A}\nabla$ Α9 A9  $A\nabla$ (17) Q6 (17) (21) (21) A٧ - Q6 A10 A11 (23) A10  $A\nabla$ (18) Q7 (18) Q7 (23)A∇ AVA11-(19) Q8 (19) Q8 (2) (2) AV A12  $A \nabla$ (26)(26) A14 (27) A14 (27) A13 (1) 15 A15 15 A15 E (20) (20)Ē [PWR DWN]

(22)

&

EΝ

†These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages.

(PWR DWN) &

EN

(22)

Ġ/Vpp

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, VCC (see Note 1)                              | -0.6 V to 7 V  |
|---------------------------------------------------------------------|----------------|
| Supply voltage range, Vpp (see Note 1)                              | 0.6 V to 14 V  |
| Input voltage range (see Note 1): All inputs except A9C             | 0.6 V to 6.5 V |
| A90.0                                                               | 6 V to 13.5 V  |
| Output voltage range (see Note 1)                                   | to VCC + 1 V   |
| Operating free-air temperature range ('27C512JL and JL4; '27PC512NL |                |
| and FML)                                                            | 0°C to 70°C    |
| Operating free-air temperature range ('27C512JE and JE4)            | 40°C to 85°C   |
| Storage temperature range6                                          | 5°C to 150°C   |

<sup>‡</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND.

**EPROMs/PROMs/EEPROMs** 

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

T-46-13-29 TEXAS INSTR (ASIC/MEMORY)

# recommended operating conditions

|         |                                                    |                            |                    | '27C512-1 '27C512-17<br>'27C/PC512-2 '27C/PC512-2(<br>'27C/PC512 '27C/PC512-2(<br>'27C/PC512-3 '27C/PC512-3( |       |       | -25                  | UNIT   |                    |          |  |
|---------|----------------------------------------------------|----------------------------|--------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|----------------------|--------|--------------------|----------|--|
|         |                                                    |                            |                    | MIN .                                                                                                        | NOM   | MAX   | MIN NOM MAX          |        |                    | <u> </u> |  |
|         | Read mode (se                                      |                            | Note 2)            | 4.76                                                                                                         | 5     | 5.25  | 4.5                  | 5      | 5.5                | V        |  |
| VCC     |                                                    | Fast programming algorithm |                    | 5.75                                                                                                         | в     | 6.25  | 5.75                 | 6      | 6.25               | V        |  |
|         |                                                    | SNAPI Pulse pro            | gramming algorithm | 6.25                                                                                                         | 6,5   | 6.75  | 6.25                 | 6.5    | 6.75               | V.       |  |
| <b></b> |                                                    | Fast programmi             | ng algorithm       | 12                                                                                                           | 12.5  | 13    | 12                   | 12.5   | 13                 | V        |  |
| G/VPP   | Supply voltage                                     | SNAP! Pulse pro            | gramming algorithm | 12.75                                                                                                        | 13.0  | 13.25 | 12,75                | 13.0   | 13.25              | V        |  |
|         |                                                    |                            | TŢĹ                | 2                                                                                                            |       | Vcc+1 | 2                    |        | V <sub>CC</sub> +1 | V        |  |
| VIH     | High-level input                                   | voitage                    | CMOS               | V <sub>CC</sub> -0.2                                                                                         |       | Vcc+1 | V <sub>CC</sub> -0.2 |        | Vcc+1              | ٧        |  |
|         |                                                    | 4-                         | ΠL                 | -0.5                                                                                                         |       | 0.8   | -0.5                 |        | 0.8                | V        |  |
| VIL     | Low-level input                                    | w-level input voltage CMOS |                    | -0.5                                                                                                         |       | 0.2   | -0.5                 |        | 0.2                | V        |  |
| TA      | Operating free-air temperature (See table, page 2) |                            | (See               | table, pa                                                                                                    | ge 2) | (See  | table, pa            | ige 2) | °C                 |          |  |

 $V_{CC}$  must be applied before or at the same time as  $\overline{G}/V_{PP}$  and removed after or at the same time as  $\overline{G}/V_{PP}$ . The device must not be NOTE 2: inserted into or removed from the board when Vpp or VCC is applied.

## electrical characteristics over full ranges of recommended operating conditions

|                              | PARAME                         | TER                      | TEST CONDITIONS                                                                                   | MIN TYPT             | MAX | UNIT |
|------------------------------|--------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|----------------------|-----|------|
|                              |                                | ·                        | I <sub>OH</sub> = -2.5 mA                                                                         | 3.5                  |     | V    |
| Vон                          | High-level output voltage      | 'n                       | 1 <sub>OH</sub> = -20 µA                                                                          | V <sub>CC</sub> -0.1 |     | ٧    |
| VOL Low-level output voltage |                                | 1 <sub>OL</sub> = 2.1 mA |                                                                                                   | 0.4                  | ٧   |      |
|                              |                                | I <sub>OL</sub> = 20 μA  |                                                                                                   | 0.1                  | V   |      |
| l <sub>l</sub>               | Input current (leakage)        |                          | V <sub>I</sub> = 0 V to 5.5 V                                                                     |                      | ±1  | μΑ   |
| lo                           | Output current (leakage)       |                          | V <sub>O</sub> = 0 V to V <sub>CC</sub>                                                           |                      | ±1_ | μА   |
| lpp                          | G/Vpp supply current (du       | (ring program pulse)     | Ğ/Vpρ = 13 V                                                                                      | 36                   | 50  | mA   |
|                              | V <sub>CC</sub> supply current | TTL-input level          | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub>                                                      | 250                  | 500 | μА   |
| ICC1                         | (standby)                      | CMOS-input level         | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub>                                                      | 100                  | 250 | μА   |
| ICC2                         | VCC supply current (acti       | ve)                      | $V_{CC} = 5.5 \text{ V}, \overline{\xi} = V_{iL},$ $t_{cycle} = minimum cycle time,$ outputs open | 15                   | 30  | mA   |

<sup>&</sup>lt;sup>†</sup>Typical values are at  $T_A = 25$  °C and nominal voltages.

### capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz‡

|        | PARAMETER               | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|--------|-------------------------|-------------------------------------|-----|-----|-----|------|
| Ci     | Input capacitance       | V <sub>I</sub> = 0 V, f = 1 MHz     |     | 6   | 10  | pF   |
| Co     | Output capacitance      | V <sub>O</sub> = 0 V, f = 1 MHz     |     | 10  | 14  | ρF   |
| CG/VPP | G/Vpp input capacitance | $\overline{G}/Vpp = 0 V, f = 1 MHz$ |     | 20  | 25  | рF   |

<sup>&</sup>lt;sup>†</sup>Typical values are at T<sub>A</sub> = 25 °C and nominal voltages.

<sup>&</sup>lt;sup>‡</sup>Capacitance measurements are made on sample basis only.

## TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

■ 8961725 0077225 7 **■** 

# switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4)

|                    | PARAMETER                                                                                        | TEST CONDITIONS (SEE NOTES 3 AND 4)                    | '27C512-1<br>'27C512-17 |     | '27C/PC512-2<br>'27C/PC512-20 |     | '27C/PC512<br>'27C/PC512-25 |     | UNIT |
|--------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------|-----|-------------------------------|-----|-----------------------------|-----|------|
|                    | 771121111111                                                                                     | (SEE NUTES 3 AND 4)                                    | MIN                     | MAX | MIN                           | MAX | MIN                         | MAX |      |
| ta(A)              | Access time from address                                                                         |                                                        |                         | 170 |                               | 200 |                             | 250 | ns   |
| ta(E)              | Access time from chip enable                                                                     |                                                        |                         | 170 |                               | 200 |                             | 250 | ns   |
| ten(G)             | Output enable time from G/Vpp                                                                    | $C_L = 100 pf$                                         |                         | 76  |                               | 75  |                             | 100 | ns   |
| tdís               | Output disable time from G/Vpp<br>or E, whichever occurs first †                                 | 1 Series 74 TTL Load,<br>Input t <sub>r</sub> ≤ 20 ns, | 0                       | 60  | 0                             | 60  | ٥                           | 60  | ns   |
| t <sub>V</sub> (A) | Output data valid time after change of address, E, or G/Vpp, whichever occurs first <sup>†</sup> | Input t <sub>f</sub> ≤ 20 ns                           | 0                       |     | . 0                           |     | ŏ                           |     | ns   |

TEXAS INSTR (ASTC/MFMORY) 25F D

|                    | PARAMETER                                                                                                                    | TEST CONDITIONS<br>(SEE NOTES 3 AND 4) | '27C/P | UNIT |    |
|--------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------|------|----|
|                    | ,                                                                                                                            | (SEE NOTES 3 AND 4)                    | MIN    | MAX  |    |
| ta(A)              | Access time from address                                                                                                     |                                        |        | 300  | ns |
| ta(E)              | Access time from chip enable                                                                                                 | $C_L = 100  \mathrm{pf}$               |        | 300  | ns |
|                    | Output enable time from G/Vpp                                                                                                | 1 Series 74 TTL Load,                  |        | 120  | ns |
| t <sub>dis</sub>   | Output disable time from G/Vpp or E, whichever occurs first †                                                                | input t <sub>r</sub> ≤20 ns            | 0      | 105  | ns |
| t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}/Vpp$ , whichever occurs first $^{\dagger}$ | Input t <sub>f</sub> ≤20 ns            | 0      |      | ns |

†Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested.

# switching characteristics for programming: VCC = 6 V and $\overline{G}/Vpp$ = 12.5 V (Fast) or VCC = 6.50 V and $\overline{G}/Vpp$ = 13.0 V (SNAPI Pulse), TA = 25 °C (see Note 3)

| <u></u> | PARAMETER .                    | MIN | NOM | MAX | UNIT |
|---------|--------------------------------|-----|-----|-----|------|
| tdis(G) | Output disable time from G/Vpp | 0   |     | 130 | ns   |

NOTES: 3. For all switching characteristics the input pulse levels are 0.40 V to 2.4 V. Timing measurements are made at 2.0 V for logic 1 and 0.8 V for logic 0. (Reference page 11.)

4. Common test conditions apply for t<sub>dis</sub> except during programming.

**EPROMs/PROMs/EEPROMs** 

6

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY T-46-13-29 25E D TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

TEXAS INSTR (ASIC/MEMORY)

recommended timing requirements for programming:  $V_{CC}=6$  V and  $\overline{G}/V_{PP}=12.5$  V (Fast) or  $V_{CC}=6.50$  V and  $\overline{G}/V_{PP}=13.0$  V (SNAP! Pulse),  $T_{A}=25^{\circ}C$  (see Note 3)

|                      |                                |                                   | MIN  | TYP | MAX   | UNIT |
|----------------------|--------------------------------|-----------------------------------|------|-----|-------|------|
|                      | I-lain                         | Fast programming algorithm        | 0.95 | 1   | 1.05  | ms   |
| tw(IPGM)             | Initial program pulse duration | SNAPI Pulse programming algorithm | 95   | 100 | 105   | μs   |
| tw(FPGM)             | Final pulse duration           | Fast programming only             | 2.85 |     | 78.75 | ms   |
| tsu(A)               | Address setup time             |                                   | 2    |     |       | μS   |
| t <sub>su(D)</sub>   | Data setup time                |                                   | 2_   |     |       | μs   |
| t <sub>su(VPP)</sub> | G/Vpp setup time               |                                   | 2    |     |       | μş   |
| t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time     |                                   | 2    |     |       | μS   |
| th(A)                | Address hold time              |                                   | 0    |     |       | μЗ   |
| th(D)                | Data hold time                 |                                   | 2    |     |       | μS   |
| th(VPP)              | ਓ/Vpp hold time                |                                   | 2    |     |       | μS   |
| trec(PG)             | G/Vpp recovery time            |                                   | 2    |     |       | μS   |
| <sup>t</sup> EHD     | Data valid from E low          |                                   |      |     | 1     | μs   |
| tr(PG)G              | G/Vpp rise time                |                                   | 50   |     |       | กร   |

NOTE 3. For all switching characteristics the input pulse levels are 0.40 V to 2.4 V. Timing measurements are made at 2.0 V for logic 1 and 0.8-V for logic 0. (Reference page 11.)

25E D

# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

TEXAS INSTR (ASIC/MEMORY)

T-46-13-29

PARAMETER MEASUREMENT INFORMATION



FIGURE 3. OUTPUT LOAD CIRCUIT

AC testing input/output wave forms



A.C. testing inputs are driven at 2.4 V for logic 1 and 0.4 V for logic 0. Timing measurements are made at 2.0 V for logic 1 and 0.8 V for logic 0 for both inputs and outputs.

**EPROMS/PROMS/EEPROMS** 

read cycle timing



# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY T-46-13-29

TEXAS INSTR (ASIC/MEMORY) 25E D



 $^{\dagger}$ t<sub>d(s(G)</sub> is a characteristic of the device but must be accommodated by the programmer.  $^{\ddagger}$ 12.5 V  $_{G/VPP}$  and 6.0 V V<sub>CC</sub> for Fast programming; 13.0 V  $_{G/VPP}$  and 6.50 V V<sub>CC</sub> for SNAPI Pulse programming.

### device symbolization

This data sheet is applicable to all TI TMS27C512 CMOS EPROMs and TMS27PC512 CMOS PROMs with the code "A" shown below:





# TMS27C512 524,288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC512 524,288-BIT PROGRAMMABLE READ-ONLY MEMORY

■ 8961725 0077229 4

=T-46-13-29

TYPICAL TMS27C/PC512 CHARACTERISTICS

T-46-13-25







6









TEXAS INSTR (ASIC/MEMORY) 25E D

TEXAS INSTRUMENTS.
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77001

6-117

### Elizabeth Gunther, Charles Hutchins, and Paul Peterson

The competitive nature of the semiconductor industry has driven vendors to minimize the size of electronic components, so that more functions can be achieved in a given volume. In addition, improved electrical performance, decreased mass, and the potential for lower system cost are all by-products of compacted packaging and circuitry which hold interest to component manufacturers and users alike.

Surface Mount Technology (SMT) offers an excellent method of reducing component size. A typical memory array can be reduced to 50 percent of its original PWB size with single-sided mounting, and 25 to 30 percent with doublesided mounting. Logic designs cannot achieve the same dramatic reduction, but decreases up to 40 to 60 percent can be achieved for single-sided and double-sided assemblies respectively.

The key design and manufacturing process issues must be understood in order to fully reap the benefits of Surface Mount Technology. This article gives a general overview of the key aspects of design, process, and manufacturing of surface mounted assemblies, and offers surface mount as an opportunity to lower a system's cost without sacrificing reliability.

#### Components

Most surface mount components are at least one-third the size of the comparable through-hole mounted device (Figure 1). The 68-pin chip carrier is approxmiately one square inch, while the 64-pin DIP is approximately three square inches. The 20-pin chip carrier is slightly larger than 0.1 square inch, while the 20-pin DIP is 0.3 square inch. Similarly, other IC packages are reduced to approximately one-third the size of comparable lead count packages. The passive components



Figure 1. Component Site Reduction

occupy approximately one-tenth the board area, and this is why they have been used in most small consumer products built in the last couple of years.

25E D

There were many references in the recent past to problems with component availability, cost, and standardization. This area of SMT has probably received more attention than any other. Several recent magazine articles now state that significantly more components (particularly actives) are now available and that cost parity has been achieved on most of them. The effort by various industry committees on standardization has also been effective.

Thus, although more needs to be accomplished in these areas, a designer can begin a project with confidence that there will be no insurmountable barriers in this area. There are several consultants and subcontract assembly companies to assist in this effort. It is strongly recommended that all new designs utilize some form of SMT, particularly when space is an important consideration.

#### **Process**

The process to manufacture a surface mount assembly (SMA) is very simple. It consists of four basic steps, as shown in Figure 2. First, the solder paste is screened on the PWB. Then the component is placed on the board, with due care to get it positioned correctly. Typical geometries require placement accuracy of less than plus/minus 4 mils. Next the solder is reflowed with either a vapor phase or infrared system. Finally, the assembly is cleaned and is now ready for test. This process, although simple in concept, relies on board and component planarity and solderability. These are easily achievable with the chip carriers and memory modules we will discuss later.

Texas Instruments has installed a Surface Mount Technology Center at its plant in Houston, Texas. At this center, we have a complete and flexible engineering line to assist our customers in converting to Surface Mount Technology.

The engineering line is equipped with a screen printer, pick and place system, vapor phase reflow, and clean-up station that will easily handle PWBs up to 9" × 10". Larger boards up to 14" × 16" can be processed with some additional care. TI uses this engineering line to produce its prototype and demo boards. It is also available to any of TI's customers, free of charge, for use in building test or prototype

'The effectiveness of the assembly process can be characterized by the number of unacceptable solder joints formed during the process. Unacceptable joints are defined by their electrical and mechanical (strength and reliability) characteristics. The major problem is open solder joints, followed by bridging and misregistration.

Applications Information



Figure 2. Basic Process Steps

Open circuits are detected at electrical test and are the first defects detected after soldering. At Texas Instruments, 10 PPM or less is the desirable defect level. Several factors that contribute to open solder joints were identified during production start-up. Lead tip planarity of the J-leaded plastic chip carriers is the most important factor in obtaining acceptable process yields. Lead position, lead finish, solder paste composition, and PWB solderability affect process yield as well

Experiments in which lead tip planarity was confined to specific limits between 1 to 7 mils indicate that a 2 mil planarity requirement produces acceptable results with the process currently in use. Little gain in yield was noted at a 1 mil planarity requirement.

Another interesting result showed that silver in the process, either as a lead finish or in the solder paste, improves yields significantly. One explanation may have to do with the dynamics of the solder during the reflow process as they are affected by the different surface forces acting in the silver and non-silver process.

### Design

The design of the PWB, in addition to providing the component interconnections, will provide the proper amount and correct placement of solder paste for a strong fillet formation. The wave soldering process, by comparison, provides a semi-infinite amount of solder, whereas the SMT process will provide only a predetermined amount. Thus, the component connection pad must be correctly placed and be of the proper size.

Further, consideration must be given for inspection, testing, and rework. The density achievable can lead to severe problems at these points if understanding and due care are not exercised in the design. The project team should include members from manufacturing, testing, QA, and purchasing, in addition to the design engineers, from the start. The design and processing of test boards is strongly recommended to provide experience and direction for the major project.

Figure 4 shows the standard footprint for all Small Outline (SO) packages. The larger and more important fillet of an SO package is on the inside of the gull-wing lead. The solder pad, or land, should therefore be designed to extend

this fillet. From Table 1 we can see all packages have 50 mil centers with 25 mil spacings between lands. This allows the designer enough space to put traces between pads, and also reduces the occurrence of solder bridging of adjacent lands. Table 1 also summarizes the suggested land lengths and placement, depending on the terminal count of the SO. While not an absolute solution, these land sizes offer a conservative design solution that will meet most vendors' specifications and provide a mechanically and electrically sound solder

slightly under the body of the package in order to optimize

Geometries

- Trace Width/Space
- IC Lead Solder Pad Size
- Via Hole Size
- Via Pad Size
- Cap/Resistor Pad Size
- Solder Mask

8/8 Mil. Min., 10/10 Mil. Typ. 25  $\pm$  5 Mil.  $\times$  70  $\pm$  10 Mil.

20 MIL DIA 40 MIL DIA

MAX Dimensions of Component

= 20 MHL Beyond Metalization

10 Mil. Inside Metallization

5 Mil Larger than IC/Component Pad





**Passive Component Pad** 

Figure 3. PWB Design Guidelines





Figure 4. Standard SOIC Footprint .

**Table 1. SOIC Footprint Dimensions** 

| No. of<br>Terminals | A    | В    | Z    | D    | E    |
|---------------------|------|------|------|------|------|
| 8                   | .175 | .250 | .050 | .025 | .050 |
| 14                  | .325 | .250 | .050 | .025 | .050 |
| 16                  | .375 | .250 | .050 | ,025 | .050 |
| 20                  | .476 | .430 | .070 | .025 | .050 |
| 24                  | .575 | .430 | .070 | .025 | .050 |

# TEXAS INSTR (ASIC/MEMORY) 25E D

| Teat                                              | 4164A PLCC | 4164 DIP | Units         |  |  |  |
|---------------------------------------------------|------------|----------|---------------|--|--|--|
| Life Test, 125°C                                  | 42         | 64       | Fits*-60% UCL |  |  |  |
| 85℃/85% RH                                        | 0.17       | 0.37     | %/1000 Hours  |  |  |  |
| Autoclave                                         | 0.17       | 0.98     | %/240 Hours   |  |  |  |
| T/C-65/150                                        | 0.52       | 1.44     | %/1000 Cycles |  |  |  |
| T/C 0/125                                         | 0.0        | 0.0      | %/2000 Cycles |  |  |  |
| *Derated to 55°C Assuming 0.5EV Activation Energy |            |          |               |  |  |  |

Figure 5. Failure Rate Comparison 4164A PLCC VS DIP

#### Manufacturing

The SMT manufacturing area must have the following basic equipment:

- Solder Paste Printer
- Component Pick and Place Machine
- Solder Paste Reflow Machine
- Clean-up System
- Inspection/Process Control Aids
- Electrical Test

The criteria for choosing the above is determined mainly by the size(s) and quantity of PWBs per month, the gross number of components per PWB, and the number of different components per PWB.

The size of the largest PWB is an important criterion in the choice of all of the major items. The printer, pick and place, reflow, and clean-up must all be able to handle it with no difficulty or process nonuniformity. The number and size of the various PWBs that may be produced will secondarily be considered for ease of set up and changeover in the printer and pick and place. The pick and place machine(s) will

probably be the most expensive item in the list above and therefore, should get the most attention.

The gross number of components and PWBs will provide data for choosing the pick and place. Component per hour placement speed should be checked in actual operation, as the interrelationship may affect ultimate speed. The number of different components per board will determine how many feeders and what types of feeders will be required. This is a very key issue, as well as the accuracy of placement.

#### Reflow

The solder reflow is easily achieved with any of the commercially available equipment. Subtle differences between vapor phase, either batch or in-line, and infrared are overshadowed by the choice of solder paste and the solderability/planarity issue. A batch vapor phase is extremely flexible for different sizes of boards with different component counts. The in-line vapor phase is a good choice for a more automated processing line with standard or similar sized boards. The infrared has the advantage of being less expensive to operate, but requires more alteration to set up the time-temperature profile for a different size PWB. This would be a minimal problem on a manufacturing line building high volumes of the same board.

#### Clean-up

The most popular flux for SMT is the mildly activated rosin flux (RMA). This was developed in the days of vacuum tube assembly when clean-up was next to impossible. It is noncorrosive but provides sufficient fluxing action for good quality components and PWBs. Thus it is the preferred choice for SMAs with small spacings under most passives and SOICs, where complete cleaning is difficult. A mild solvent, such as Freon TMS, is generally sufficient to achieve a good visual cleanup, and there are several systems available that provide hot vapor, spray, or ultrasonic de-fluxing.

#### Reliability

With the smaller surface mount packages, there is some concern about component reliability. Texas Instruments addressed the overall DRAM reliability issue several years ago. Through an extensive task force effort, the major problems of the life test, humidity performance, and temperature cycle were identified. The best solutions to these problems required several changes in the design and process of the silicon chip. In doing so, the reliability of the DRAM chip became independent of the package used. Thus, the 64K DRAM in the plastic chip carrier package performs equivalently to the same chip in a DIP as shown in Figure 5. Similar data is available on most semiconductor ICs.

An additional reliability concern originates in the surface mount solder reflow process, which submits components to higher reflow temperatures more suddenly than the wave-soldering methods of DIP components, with oftentimes repeated reflow cycles for rework and repair.

The best method for resolving this issue involves comparing the temperature-time differential of the vapor phase or infrared solder reflow process to the standard temperature

$$\frac{215^{\circ}\text{C} - 25^{\circ}\text{C}}{45 \text{ sec}} = \frac{190^{\circ}\text{C}}{45 \text{ sec}}$$

equaling approximately 4°C/sec. The infrared solder reflow method submits the ICs to a similar, yet less severe temperature over time change of 3°C/second. Comparing these temperature profile ramp-ups to that which a surface mount component undergoes in a temperature cycling reliability test proves that there should be no concern over damage to the component during reflow. In the temp cycling test, the surface mount components were submitted to 1000 cycles of sudden cycling from 150°C to -65°C within three seconds. This represents a temperature-time differential of:

$$\frac{150^{\circ}\text{C} - (-65^{\circ}\text{C})}{3} = \frac{215^{\circ}\text{C}}{3 \text{ sec}} = \frac{70^{\circ}\text{C}}{\text{sec}}$$

with less than 0.5 percent failures.



Figure 6. Typical Temperature Profile for In-Line Vapor Phase Reflow



Figure 7. Typical IR Reflow System Profile

Since the surface mounted components were able to withstand a 70°C/second temperature change of 1000 cycles, they should be able to withstand the less severe conditions of a 4°C/second damage during reflow without reliability degradation.

Another concern in the solder reflow processing of surface mount components is the dwell time in reflow temperatures of 215°C or above. The dwell time for a small PWB populated with surface mount devices is about 20 seconds. For a larger board of about 10"×12" up to 50 seconds is needed for reflow. A generalized component degradation curve, relating accumulated time and temperature, can be assumed to exist. The shape of the curve for this discussion is assumed to be a decaying parabolic for simplicity and conservatism. There are two generally known points of this curve. The flame retardant mold compound (FRMC) of a plastic package starts to break down at 300°C in two to three seconds. Also, the molding and curing of a surface mount device is performed over several hours at 175°C. These two points are shown on the generalized curve shown in Figure 8, with the "safe" region being the area under the curve. Two points that fall within this region are the industry standard practice of solder dipping leads of several types of ICs, and of the soldering plastic devices on the bottom with Type III surface mount assembly, each submerges the component for three to four seconds in a solder wave.



Figure & General Plastic Degradation Curve

# 25E D Summary

Surface mount assembly techniques provide a significant advantage in cost, volume, and reliability over the current "thru-hole" technology. These are well documented, and the manufacturing equipment and related products are becoming readily available to support new production lines. Also, as experience grows, improved products and ideas are developed from the cooperative efforts of vendors and users in standardization organizations and in problem-solving sessions. The broad selection of package types and product technologies available now are sufficient to begin conversion of existing electronic system products for size reduction or feature enhancement. Definitely, new products should be designed with surface mount technology.