# SN54170, SN54LS170, SN74170, SN74LS170 4-BY-4 REGISTER FILES WITH OPEN-COLLECTOR OUTPUTS SDLS065 - MARCH 1974 - REVISED MARCH 1988 - Separate Read/Write Addressing Permits Simultaneous Reading and Writing - Fast Access Times . . . Typically 20 ns - Organized as 4 Words of 4 Bits - Expandable to 1024 Words of n-Bits - For Use as: Scratch-Pad Memory Buffer Storage between Processors Bit Storage in Fast Multiplication Designs - Open-Collector Outputs with Low Maximum Off-State Current: '170 . . . 30 μΑ 'LS170 . . . 20 μΑ - SN54LS670 and SN74LS670 Are Similar But Have 3-State Outputs ### description The '170 and 'LS170 MSI 16-bit TTL register files incorporate the equivalent of 98 gates. The register file is organized as 4 words of 4 bits each and separate on-chip decoding is provided for addressing the four word locations to either write-in or retrieve data. This permits simultaneous writing into one location and reading from another word location. SN54170, SN54LS170 . . . J OR W PACKAGE SN74170 . . . N PACKAGE SN74LS170 . . . D OR N PACKAGE SN54LS170 . . . FK PACKAGE (TOP VIEW) NC - No internal connection Four data inputs are available which are used to supply the 4-bit word to be stored. Location of the word is determined by the write-address inputs A and B in conjunction with a write-enable signal. Data applied at the inputs should be in its true form. That is, if a high-level signal is desired from the output, a high level is applied at the data input for that particular bit location. The latch inputs are arranged so that new data will be accepted only if both internal address gate inputs are high. When this condition exists, data at the D input is transferred to the latch output. When the write-enable input, $\overline{G}_W$ , is high, the data inputs are inhibited and their levels can cause no change in the information stored in the internal latches. When the read-enable input, $\overline{G}_R$ , is high, the data outputs are inhibited and remain high. The individual address lines permit direct acquisition of data stored in any four of the latches. Four individual decoding gates are used to complete the address for reading a word. When the read address is made in conjunction with the read-enable signal, the word appears at the four outputs. This arrangement—data-entry addressing separate from data-read addressing and individual sense line—eliminates recovery times, permits simultaneous reading and writing, and is limited in speed only by the write time (30 nanoseconds typical) and the read time (25 nanoseconds typical). The register file has a nondestructive readout in that data is not lost when addressed. All '170 inputs and all inputs except the read enable and write enable of the 'LS170 are buffered to lower the drive requirements to one Series 54/74 or Series 54LS/74LS standard load, respectively. Input-clamping diodes minimize switching transients to simplify system design. High-speed, double-ended AND-OR-INVERT gates are employed for the read-address function and drive high-sink-current, open-collector outputs. Up to 256 of these outputs may be wire-AND connected for increasing the capacity up to 1024 words. Any number of these registers may be paralleled to provide n-bit word length. The SN54170 and SN54LS170 are characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C; the SN74170 and SN74LS170 are characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. ### logic diagram (positive logic) # SN54170, SN54LS170, SN74170, SN74LS170 4-BY-4 REGISTER FILES WITH OPEN-COLLECTOR OUTPUTS SDLS065 - MARCH 1974 - REVISED MARCH 1988 #### WRITE FUNCTION TABLE (SEE NOTES A, B, AND C) #### WRITE INPUTS WORD WB Ğw 1 2 3 WA Q = D $\sigma_0$ $Q_0$ $Q_0$ Q = DL Н L $Q_0$ $a_0$ $Q_0$ $\alpha_0$ $Q_0$ L н L Q = D $a_0$ H Н L $Q_0$ $a_0$ $Q_0$ Q = D $\sigma_0$ н Х Х $a_0$ $Q_0$ #### READ FUNCTION TABLE (SEE NOTES A AND D) | RE | AD INPU | ITS | | OUT | PUTS | | |----|---------|-----|------|------|------|------| | RB | RA | GR | Q1 | 02 | Q3 | Q4 | | L | L | L | W081 | W0B2 | W0B3 | WOB4 | | L | Н | L | W1B1 | W1B2 | W1B3 | W1B4 | | Н | L | L | W2B1 | W2B2 | W2B3 | W2B4 | | Н | Н | L | W3B1 | W3B2 | W3B3 | W3B4 | | × | x | н | н | Н | Н | н | NOTES: A. H = high level, L = low level, X = irrelevant. - B. (Q = D) = The four selected internal flip-flop outputs will assume the states applied to the four external data inputs. - C. $Q_0$ = the level of Q before the indicated input conditions were established. - D. W0B1 = The first bit of word 0, etc. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | <br>7 V | |---------------------------------------|---------|--------------|----------------|----------------------| | Input voltage: '170 | | | | | | 'LS170 | | | | | | Off-state output voltage: '170 | | | | <br>5.5 V | | | | | | 7V | | Operating free-air temperature range: | SN54170 | ), SN54LS170 | (see Note 2) . | <br>_55°C to 125°C | | | SN74170 | ), SN74LS170 | | <br>0°C to 70°C | | Storage temperature range | | | | <br>. –65°C to 150°C | NOTES: 1. Voltage values are with respect to network ground terminal. 2. An SN54170 in the W package operating at free-air temperatures above $105^{\circ}\text{C}$ requires a heat sink that provides a thermal resistance from case to free-air, $R_{\theta \text{CA}}$ , of not more than $38^{\circ}\text{C/W}$ # logic symbols† <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages, ### recommended operating conditions | | | | SN5417 | 0 | | SN7417 | 0 | | |----------------------------------------------------------|----------------------------------------------------------------|-----|--------|-----|------|--------|------|------| | | - | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output voltage, VOH | | | | 5.5 | | | 5.5 | ٧ | | Low-level output current, IOL | | | | 16 | | | 16 | mA | | Width of write-enable or read-enable pulse, tw | | 25 | | - | 25 | | | ns | | Setup times, high- or low-level data | Data input with respect to write enable, t <sub>su(D)</sub> | 10 | | | 10 | | | ns | | (see Figure 2) | Write select with respect to write enable, t <sub>su</sub> (W) | 15 | | | 15 | | | ns | | Hold times, high- or low-level data | Data input with respect to write enable, th(D) | 15 | | | 15 | | | ns | | (see Note 3 and Figure 2) | Write select with respect to write enable, th(W) | 5 | | | 5 | | | ns | | Latch time for new data, t <sub>latch</sub> (see Note 4) | | 25 | | - | 25 | | | ns | | Operating free-air temperature range, TA (see Note 2 | 2) | -55 | - | 125 | 0 | | 70 | °C | - NOTES: 2. An SN54170 in the W package operating at free-air temperatures above 105°C requires a heat sink that provides a thermal resistance from case to free-air, R<sub>6CA</sub>, of not more than 38°C/W. - 3. Write select setup time will protect the data written into the previous address. If protection of data in the previous address is not required, t<sub>su(W)</sub> can be ignored as any address selection sustained for the final 30 ns of the write-enable pulse and during t<sub>h(W)</sub> will result in data being written into that location. Depending on the duration of the input conditions, one or a number of previous addresses may have been written into. - 4. Latch time is the time allowed for the internal output of the latch to assume the state of new data. See Figure 2. This is important only when attempting to read from a location immediately after that location has received new data. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS <sup>†</sup> | MIN | TYP‡ | MAX | UNIT | |-----|----------------------------------------|---------------------------------------------------------------------------------------------------|-----|-------|------|------| | VIH | High-level input voltage | | 2 | | | V | | VIL | Low-level input voltage | | | | 0.8 | V | | VIK | Input clamp voltage , | $V_{CC} = MIN$ , $I_I = -12 \text{ mA}$ | | • | -1.5 | V | | tон | High-level output current | V <sub>CC</sub> = MIN, V <sub>OH</sub> = 5.5 V,<br>V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V | | | 30 | μΑ | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | ٧ | | (j | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5 V | | | 1 | mA | | ΉΗ | High-level input current | $V_{CC} = MAX, V_1 = 2.4 V$ | | | 40 | μА | | IIL | Low-level input current | V <sub>CC</sub> = MAX, V <sub>1</sub> = 0.4 V | | | -1.6 | mA | | | 6 | V <sub>CC</sub> = MAX, SN54170 | | 1278 | 140 | mA | | ICC | Supply current | See Note 5 SN74170 | | 127 § | 150 | | $<sup>^\</sup>dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $<sup>^{\</sup>ddagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25^{\circ}\text{C}$ . <sup>§</sup> Typical supply current shown is an average for 50% duty cycle. NOTE 5: Maximum I<sub>CC</sub> is guaranteed for the following worst-case conditions: 4.5 V is applied to all data inputs and both enable inputs, all address inputs are grounded, and all outputs are open. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER <sup>†</sup> | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | רואט | |------------------------|-----------------|----------------------|----------------------------|-----|-----|-----|-------| | tPLH | Donal analysis | A O | C: = 15 = 5 | | 10 | 15 | ns | | tPHL | Read enable | Any Q | CL = 15 pF,<br>RL = 400 Ω, | | 20 | 30 | " | | tPLH | D1C-1-A | A O | See Figures 1 and 2 | | 23 | 35 | ns | | tPHL | Read Select | Any Q | See Figures 1 and 2 | | 30 | 40 | ] ''` | | tPLH . | Marian analysis | A O | C: = 15 = 5 | | 25 | 40 | ns | | <sup>t</sup> PHL | Write enable | Any Q | CL = 15 pF, | | 34 | 45 | 113 | | tPLH | 5 | $R_L = 400 \Omega$ , | | | 20 | 30 | ns | | tPHL | Data | Any Q | See Figures 1 and 3 | | 30 | 45 | 1 " | $t_{\text{PLH}}$ = propagation delay time, low-to-high-level output ## schematics of inputs and outputs **170** 170 tpHL = propagation delay time, high-to-low-level output ### recommended operating conditions | | | St | N54LS1 | 70 | St | 174LS1 | 70 | UNIT | |----------------------------------------------------------|-----------------------------------------------------------------|-----|--------|-----|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output voltage, VOH | • | | | 5.5 | | | 5.5 | ٧ | | Low-level output current, IOL | | | | 4 | | | 8 | mA | | Width of write-enable or read-enable pulse, tw | | 25 | | | 25 | | | ns | | Setup times, high- or low-level data | Data input with respect to write enable, t <sub>SU</sub> (D) | 10 | | | 10 | | | ns | | (see Figure 2) | Write select with respect to write enable, t <sub>su(W)</sub> , | 15 | | | 15 | | | ns | | Hold times, high- or low-level data | Data input with respect to write enable, th(D) | 15 | | | 15 | | | ns | | (see Note 3 and Figure 2) | Write select with respect to write enable, th(W) | 5 | | | 5 | | | ns | | Latch time for new data, t <sub>latch</sub> (see Note 4) | | 25 | | | 25 | | | ns | | Operating free-air temperature range, TA | | -55 | | 125 | 0 | | 70 | °C | NOTES: 3. Write-select setup time will protect the data written into the previous address. If protection of data in the previous address is not required, t<sub>su(W)</sub> can be ignored as any address selection sustained for the final 30 ns of the write-enable pulse and during t<sub>h(W)</sub> will result in data being written into that location. Depending on the duration of the input conditions, one or a number of previous addresses may have been written into. 4. Latch time is the time allowed for the internal output of the latch to assume the state of new data. See Figure 2. This is important only when attempting to read from a location immediately after that location has received new data. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | D. T. C. LOT | SI | V54LS1 | 70 | SN74LS170 | | | | |-----|---------------------------|----------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----|--------|------|-----------|------|------|-------| | | PARAMETER | | IEST CON | TEST CONDITIONS† | | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 8.0 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>1</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | ЮН | High-level output current | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max | V <sub>OH</sub> = 5.5 V,<br>, V <sub>IH</sub> = 2 V | | | 100 | | | 100 | μА | | | | | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | Low-level output voltage | | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max | I <sub>OL</sub> = 8 mA | | | - | | 0.35 | 0.5 | ľ | | | Input current at | Any D, R, or W | V MAY | | | | 0.1 | | | 0.1 | mA | | 11 | maximum input voltage | GR or GW | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | 0.2 | | | 0.2 | ] "'' | | | | Any D, R, or W | | 27.4 | | | 20 | | | 20 | | | ЧH | High-level input current | G <sub>R</sub> or G <sub>W</sub> | V <sub>CC</sub> = MAX, | V = 2.7 V | | | 40 | 1 | | 40 | μΑ | | | | Any D, R, or W | | | | - | -0.4 | | | -0.4 | | | ΙΙL | Low-level input current | GR or GW | V <sub>CC</sub> = MAX, | $V_1 = 0.4 V$ | | | -0.8 | | | -0.8 | mA | | Icc | Supply current | | V <sub>CC</sub> = MAX, | See Note 5 | | 25 | 40 | | 25 | 40 | mA | $<sup>^\</sup>dagger$ For conditions shown as MIN or MAX, use the appropriate $^\dagger$ alue specified under recommended operating conditions. $\pm$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . NOTE 5: I<sub>CC</sub> is measured under the following worst-case conditions: 4.5 V is applied to all data inputs and both enable inputs, all address inputs are ground, and all outputs are open. # SN54LS170, SN74LS170 4-BY-4 REGISTER FILES WITH OPEN-COLLECTOR OUTPUTS SDLS065 - MARCH 1974 - REVISED MARCH 1988 ### recommended operating conditions | | | SI | N54LS1 | 70 | SI | N74LS1 | 70 | UNIT | |----------------------------------------------------------|---------------------------------------------------------------|-----|--------|-----|------|--------|------|------| | | • | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output voltage, VOH | | | | 5.5 | | | 5.5 | V | | Low-level output current, IOL | | | | 4 | | | 8 | mA | | Width of write-enable or read-enable pulse, tw | | 25 | | | 25 | | | ns | | Setup times, high- or low-level data | Data input with respect to write enable, t <sub>su(D)</sub> | 10 | | | 10 | | | ns | | (see Figure 2) | Write select with respect to write enable, t <sub>su(W)</sub> | 15 | | | 15 | | | ns | | Hold times, high- or low-level data | Data input with respect to write enable, th(D) | 15 | | | 15 | | | ns | | (see Note 3 and Figure 2) | Write select with respect to write enable, th(W) | 5 | | | 5 | | | ns | | Latch time for new data, t <sub>latch</sub> (see Note 4) | | 25 | | | 25 | | | ns | | Operating free-air temperature range, TA | | -55 | | 125 | 0 | | 70 | °c | - NOTES: 3. Write-select setup time will protect the data written into the previous address. If protection of data in the previous address is not required, t<sub>su(W)</sub> can be ignored as any address selection sustained for the final 30 ns of the write-enable pulse and during t<sub>h(W)</sub> will result in data being written into that location. Depending on the duration of the input conditions, one or a number of previous addresses may have been written into. - 4. Latch time is the time allowed for the internal output of the latch to assume the state of new data. See Figure 2. This is important only when attempting to read from a location immediately after that location has received new data. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | NIZIONIC† | St | 154LS1 | 70 | SN74LS170 | | | UNIT | |-----------------|---------------------------|----------------|------------------------------------------------------------------|---------------------------------------------------|------|--------|------|-----------|------|-------|----------| | | PARAMETER | | TEST CON | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | DIVIT | | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | ЮН | High-level output current | | V <sub>CC</sub> = MIN,<br>V <sub>1L</sub> = V <sub>1L</sub> max, | V <sub>OH</sub> = 5.5 V,<br>V <sub>IH</sub> = 2 V | | | 100 | | | 100 | μА | | | | | V <sub>CC</sub> = M1N, | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | Low-level output voltage | | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max | I <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | ľ | | | Input current at | Any D, R, or W | V - MAY | V: = 7.V | | | 0.1 | | | 0.1 | mA | | H | maximum input voltage | GR or GW | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | 0.2 | | | 0.2 | ] '''^ | | | | Any D, R, or W | V - MAY | V 27V | | | 20 | | | 20 | μА | | чн | High-level input current | GR or GW | V <sub>CC</sub> = MAX, | $V_1 = 2.7 V$ | | | 40 | | | 40 | <u> </u> | | | | Any D, R, or W | | V = 0.4 V | | | -0.4 | | | -0.4 | mA | | IL | Low-level input current | GR or GW | V <sub>CC</sub> = MAX, | $V_1 = 0.4 V$ | | | 0.8 | | | 0.8 | ] "" | | 1 <sub>CC</sub> | Supply current | | V <sub>CC</sub> = MAX, | See Note 5 | | 25 | 40 | | 25 | 40 | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate **√a**lue specified under recommended operating conditions. ‡All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . NOTE 5: I<sub>CC</sub> is measured under the following worst-case conditions: 4.5 V is applied to all data inputs and both enable inputs, all address inputs are ground, and all outputs are open. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER <sup>†</sup> | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNI | |------------------------|-----------------|----------------|--------------------------------------------|-----|-----|-----|-----| | tPLH | Do-do-do | AO | C: = 15 = 5 | | 20 | 30 | ns | | tPHL | Read enable | Any Q | CL = 15 pF, | | 20 | 30 | '" | | <sup>t</sup> PLH | Read select | Any Q | $R_L = 2 k\Omega$ ,<br>See Figures 1 and 2 | | 25 | 40 | ns | | t <sub>PHL</sub> | nead select | Ally C | See rigules rand 2 | | 24 | 40 | ] " | | tРLН | Write enable | Any Q | C <sub>L</sub> = 15 pF, | | 30 | 45 | ns | | tPHL | AALITE GURDIE | Ally C | $R_L = 2 k\Omega$ , | | 26 | 40 | | | <sup>t</sup> PLH | Data | Any Q | See Figures 1 and 3 | | 30 | 45 | ns | | <sup>t</sup> PHL | Data | Ally C | See rigures ( and 3 | | 22 | 35 | "" | $<sup>^{\</sup>dagger} t_{PLH} = propagation delay time, low-to-high-level output$ ## schematics of inputs and outputs 'LS170 'LS170 tpHL = propagation delay time, high-to-low-level output #### PARAMETER MEASUREMENT INFORMATION C<sub>L</sub> includes probe and jig capacitance LOAD CIRCUIT #### FIGURE 1 #### **VOLTAGE WAVEFORMS** ### FIGURE 2 NOTES: A. High-level input pulses at the select and data inputs are illustrated in Figure 2; however, times associated with low-level pulses are measured from the same reference points. - B. When measuring delay times from a read-select input, the read-enable input is low. When measuring delay times from the read-enable input, both read-select inputs have been established at steady states. - C. In Figure 3, each select address is tested. Prior to the start of each of the above tests, both write and read address inputs are stablized with W<sub>A</sub> = R<sub>A</sub> and W<sub>B</sub> = R<sub>B</sub>. During the test G<sub>B</sub> is low. - D. Input waveforms are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_{out} \approx 50 \,\Omega$ , duty cycle $\leq$ 50%, $t_r \leq$ 10 ns and $t_f \leq$ 10 ns for '170, and $t_r \leq$ 15 ns and $t_f \leq$ 6 ns for 'LS170. - E. For '170, V<sub>ref</sub> = 1.5 V; for 'LS170, V<sub>ref</sub> = 1.3 V. #### PARAMETER MEASUREMENT INFORMATION. DATA INPUT D1, D2, D3 or Q4 WRITE-ENABLE INPUT $\overline{G}_W$ OUTPUT Q1, Q2, Q3, or Q4 Vref Vref Vref Vref Vref Vref ### **VOLTAGE WAVEFORM 2** #### FIGURE 3 - NOTES: A. High-level input pulses at the select and data inputs are illustrated in Figure 2; however, times associated with low-level pulses are measured from the same reference points. - B. When measuring delay times from a read-select input, the read-enable input is low. When measuring delay times from the read-enable input, both read-select inputs have been established at steady states. - C. In Figure 3, each select address is tested. Prior to the start of each of the above tests, both write and read address inputs are stabilized with $W_A = R_A$ and $W_B = R_B$ . During the test $G_R$ is low. - D. Input waveforms are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_{out} \approx 50 \Omega$ , duty cycle $\leq$ 50%, $t_r \leq$ 10 ns and $t_f \leq$ 10 ns for '170, and $t_r \leq$ 15 ns and $t_f \leq$ 6 ns for 'LS170. - E. For '170, $V_{ref} = 1.5 \text{ V}$ ; for 'LS170, $V_{ref} = 1.3 \text{ V}$ . www.ti.com 7-Jun-2010 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------| | 8002501FA | OBSOLETE | | | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN54LS170J | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN54LS170J | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN74170N | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN74170N | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN74LS170D | OBSOLETE | SOIC | D | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN74LS170D | OBSOLETE | SOIC | D | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN74LS170N | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SN74LS170N | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SNJ54LS170J | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SNJ54LS170J | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SNJ54LS170W | OBSOLETE | | | 16 | | TBD | Call TI | Call TI | Samples Not Available | | SNJ54LS170W | OBSOLETE | | | 16 | | TBD | Call TI | Call TI | Samples Not Available | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. # **PACKAGE OPTION ADDENDUM** 7-Jun-2010 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LS170, SN74LS170: Military: SN54LS170 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications #### 14 LEADS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|----------------------------------|-----------------------------------| | Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications | | Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers | | Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps | | DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy | | DSP | dsp.ti.com | Industrial | www.ti.com/industrial | | Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical | | Interface | interface.ti.com | Security | www.ti.com/security | | Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense | | Power Mgmt | power.ti.com | Transportation and<br>Automotive | www.ti.com/automotive | | Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video | | RFID | www.ti-rfid.com | Wireless | www.ti.com/wireless-apps | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated e2e.ti.com **TI E2E Community Home Page**