# 9-BIT TO 18-BIT HSTL-TO-LVTTL MEMORY ADDRESS LATCH WITH INPUT PULLUP RESISTORS

SCES348 - MARCH 2001



- Inputs Meet JEDEC HSTL Std JESD 8-6, and Outputs Meet Level III Specifications
- 10-kΩ Pullup Resistor on Data and LE Inputs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### description

This 9-bit to 18-bit D-type latch is designed for 3.15-V to 3.45-V V<sub>CC</sub> operation. The D inputs accept HSTL levels and the Q outputs provide LVTTL levels.

The SN74HSTL16919 is particularly suitable for driving an address bus to two banks of memory. Each bank of nine outputs is controlled with its own latch-enable (LE) input.

Each of the nine D inputs is tied to the inputs of two D-type latches that provide true data (Q) at the outputs. While  $\overline{LE}$  is low, the Q outputs of the corresponding nine latches follow the D inputs. When  $\overline{LE}$  is taken high, the Q outputs are latched at the levels set up at the D inputs.



To ensure low  $I_{CC}$  during power up or power down, 10- $k\Omega$  pullup resistors are included on the D and LE inputs to ensure a differential voltage relative to  $V_{REF}$ .  $V_{REF}$  must be applied prior to or at the same time as  $V_{CC}$ , or  $V_{REF}$  must be pulled down to ground.

### **ORDERING INFORMATION**

| TA          | PACKAGE†                  |  | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|-------------|---------------------------|--|--------------------------|---------------------|--|
| 0°C to 70°C | TSSOP – DGG Tape and reel |  | SN74HSTL16919DGGR        | HSTL16919           |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.



SCES348 - MARCH 2001

#### **FUNCTION TABLE**

| INPUTS |   | OUTPUT           |
|--------|---|------------------|
| LE     | D | Q                |
| L      | Н | Н                |
| L      | L | L                |
| Н      | Χ | Q <sub>0</sub> † |

†Output level before the indicated steady-state input conditions were established

### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                                                           | 0.5 V to 4.6 V                             |
|-------------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V  |
| Output voltage range, V <sub>O</sub> (see Note 1)                                               | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{ K }(V_{ I } < 0)$                                                     | –50 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                      | ±50 mA                                     |
| Continuous current through each V <sub>CC</sub> or GND                                          | ±100 mA                                    |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)                                         | 89°C/W                                     |
| Storage temperature range, T <sub>stq</sub>                                                     | –65°C to 150°C                             |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51-7.



### 9-BIT TO 18-BIT HSTL-TO-LVTTL MEMORY ADDRESS LATCH WITH INPUT PULLUP RESISTORS

SCES348 - MARCH 2001

### recommended operating conditions (see Note 3)

|                 |                                |            | MIN                      | NOM  | MAX                      | UNIT |
|-----------------|--------------------------------|------------|--------------------------|------|--------------------------|------|
| Vcc             | Supply voltage                 |            | 3.15                     |      | 3.45                     | V    |
| VREF            | Reference voltage              |            | 0.68                     | 0.75 | 0.9                      | V    |
| ٧ <sub>I</sub>  | Input voltage                  |            | 0                        |      | 1.5                      | V    |
| V <sub>IH</sub> | AC high-level input voltage    | All inputs | V <sub>REF</sub> +200 mV |      |                          | V    |
| VIL             | AC low-level input voltage     | All inputs |                          |      | V <sub>REF</sub> -200 mV | V    |
| VIH             | DC high-level input voltage    | All inputs | V <sub>REF</sub> +100 mV |      |                          | V    |
| V <sub>IL</sub> | DC low-level input voltage     | All inputs |                          |      | V <sub>REF</sub> -100 mV | V    |
| IOH             | High-level output current      |            |                          |      | -24                      | mA   |
| loL             | Low-level output current       |            |                          |      | 24                       | mA   |
| TA              | Operating free-air temperature |            | 0                        |      | 70                       | °C   |

NOTE 3: All unused inputs of the device must maintain a minimum differential voltage of 100 mV between data inputs and V<sub>REF</sub> to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER TEST CONDITIONS                                |                                         | MIN                                          | TYP <sup>†</sup> | MAX | UNIT |    |  |
|-----|----------------------------------------------------------|-----------------------------------------|----------------------------------------------|------------------|-----|------|----|--|
| ٧ıĸ | $V_{CC} = 3.15 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ |                                         | -1.2                                         | V                |     |      |    |  |
| Vон |                                                          | V <sub>CC</sub> = 3.15 V,               | I <sub>OH</sub> = -24 mA                     | 2.4              |     |      | V  |  |
| VOL |                                                          | V <sub>CC</sub> = 3.15 V,               | I <sub>OL</sub> = 24 mA                      |                  |     | 0.5  | V  |  |
|     | Control inputs                                           |                                         | V <sub>I</sub> = 0 or 1.5 V                  |                  |     | -500 |    |  |
| Ιį  | Data inputs                                              | V <sub>CC</sub> = 3.45 V                | $V_{I} = 0 \text{ or } 1.5 \text{ V}$        |                  |     | -500 | μΑ |  |
|     | VREF                                                     |                                         | $V_{REF} = 0.68 \text{ V or } 0.9 \text{ V}$ |                  |     | 90   |    |  |
| Icc |                                                          | $V_{CC} = 3.45 \text{ V},$              | V <sub>I</sub> = 0 or 1.5 V                  |                  | 50  | 100  | mA |  |
| C.  | Control inputs                                           | $V_{CC} = 0 \text{ or } 3.3 \text{ V},$ | $V_{I} = 0 \text{ or } 3.3 \text{ V}$        |                  | 2.5 |      |    |  |
| Ci  | Data inputs                                              | $V_{CC} = 0 \text{ or } 3.3 \text{ V},$ | V <sub>I</sub> = 0 or 3.3 V                  |                  | 2.5 |      | pF |  |
| Co  | Outputs                                                  | $V_{CC} = 0$ ,                          | V <sub>O</sub> = 0                           |                  | 2.5 |      | pF |  |

<sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                    |                          |   |           | V <sub>CC</sub> = 3.3 V<br>± 0.15 V |     | UNIT |
|--------------------|--------------------------|---|-----------|-------------------------------------|-----|------|
|                    |                          |   |           | MIN                                 | MAX |      |
| t <sub>W</sub>     | Pulse duration, LE low   |   |           | 3                                   |     | ns   |
| t <sub>su</sub>    | Setup time, D before LE↑ |   |           | 2                                   |     | ns   |
| th                 | Hold time                | D | after LE↑ | 1                                   |     | ns   |
| t <sub>ldr</sub> ‡ | Data race condition time | D | after LE↓ |                                     | 0   | ns   |

<sup>‡</sup> This is the maximum time after LE switches low that the data input can return to the latched state from the opposite state without producing a glitch on the output.



### SN74HSTL16919 9-BIT TO 18-BIT HSTL-TO-LVTTL MEMORY ADDRESS LATCH WITH INPUT PULLUP RESISTORS

SCES348 - MARCH 2001

### switching characteristics over recommended operating free-air temperature range, V<sub>REF</sub> = 0.75 V

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.15 V |     | UNIT |
|-----------------|-----------------|----------------|-------------------------------------|-----|------|
|                 | (1141 01)       | (0011 01)      | MIN                                 | MAX |      |
|                 | D               | 0              | 1.9                                 | 3.5 | no   |
| <sup>t</sup> pd | LE              | Q              | 1.9                                 | 4.3 | ns   |

# simultaneous switching characteristics over recommended operating free-air temperature range, $V_{REF}$ = 0.75 $V^{\dagger}$

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.15 V |     | UNIT |
|-----------------|-----------------|----------------|-------------------------------------|-----|------|
|                 |                 |                | MIN                                 | MAX |      |
|                 | D               | 0              | 1.9                                 | 4.5 |      |
| <sup>t</sup> pd | LE              | Q .            | 1.9                                 | 5.3 | ns   |

<sup>†</sup> All outputs switching.

SCES348 - MARCH 2001

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  1 ns.  $t_f \leq$  1 ns.
- C. The outputs are measured one at a time with one transition per measurement.
- D. tpHL and tpLH are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265