## SN74LVC373 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS SCAS295 - JANUARY 1993 -- REVISED MARCH 1994 11 🛭 LE - EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages #### DB, DW, OR PW PACKAGE (TOP VIEW) 20 V<sub>CC</sub> OE [ 1Q 🛮 2 19 8Q 1D [] 3 18 🛮 8D 2D [ 17 🛮 7D 2Q [ 5 16 7Q 3Q 🛮 6 15 N 6Q 3D **[**] 7 14 6D 4D [ 8 13 D 5D 4Q 🛮 9 12 D 5Q GND 110 ### description This octal transparent D-type latch is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation. While the latch-enable (LE) input is high, the Q outputs will follow the data (D) inputs. When the latch enable is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. The output-enable (OE) input does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN74LVC373 is characterized for operation from -40°C to 85°C. ## FUNCTION TABLE (each latch) | INPUTS | | | OUTPUT | |--------|----|---|----------------| | ŌĒ | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | Q <sub>0</sub> | | Н | Х | X | z | EPIC is a trademark of Texas Instruments Incorporated. 8961723 0100504 988 ## SN74LVC373 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS SCAS295 - JANUARY 1993 - REVISED MARCH 1994 ## logic symbol† #### ΕN C1 LE 2 1Q 10 1D 5 2Q 2D 6 7 3Q 3D 9 8 4Q 4D 13 12 5Q 5D 15 14 6Q 6D 16 17 7Q 7D 19 18 8Q ## logic diagram (positive logic) To Seven Other Channels ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Input voltage range, V <sub>1</sub> | -0.5 V to 4.6 V | | input voltage range, v | 0.5 V to Vac + 0.5 V | | Output voltage range, VO (see Note 1) | =0.5 v to vCC + 0.5 v | | Input clamp current, liv $(V_1 < 0)$ | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Onthat clamb carrent, IOK (AQ < 0 or AQ > ACC) | +50 m∆ | | Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | | | Continuous current through Voc or GND | ±100 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air): DB package | 0.6 W | | Maximum power dissipation at 14 = 66 6 (in our arr). De pastage | 1.6 W | | Dvv package | 0.714/ | | PW package | 0.7 W | | Storage temperature range | | | Stolage fellingiating initial | | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: This value is limited to 4.6 V maximum. 7-90 <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # **OCTAL TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCAS295 - JANUARY 1993 - REVISED MARCH 1994 ## recommended operating conditions (see Note 2) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.7 | 3.6 | V | | ViΗ | High-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | V | | $V_{\text{IL}}$ | Low-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | V | | ۷ <sub>I</sub> | Input voltage | | 0 | Vcc | ٧ | | ۷o | Output voltage | | 0 | Vcc | ٧ | | ЮН | High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | | | | | V <sub>CC</sub> = 3 V | | -24 | | | ЮL | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | | | | Low-level output current | V <sub>CC</sub> = 3 V | | | mA | | Δt/Δν | Input transition rise or fall rate | | 0 | 10 | ns/V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 2: Unused or floating inputs must be held high or low. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | T <sub>A</sub> = -40°C to 85°C | | | |----------------|---------------------------------------------------------------------------|---------------------------------------|------------|--------------------------------|------|------| | PANAMETER | | | vcct | MIN | MAX | UNIT | | Vон | IOH = −100 μA | | MIN to MAX | V <sub>CC</sub> -0.2 | | | | | I <sub>OH</sub> = - 12 mA | | 2.7 V | 2.2 | | ٧ | | | | | 3 V | 2.4 | | | | | | | 3 V | 2 | | | | VOL | I <sub>OL</sub> = 100 μA | | MIN to MAX | | 0.2 | | | | I <sub>OL</sub> = 12 mA | | 2.7 V | | 0.4 | V | | | I <sub>OL</sub> = 24 mA | | 3 V | | 0.55 | 1 | | ŧ <sub>l</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.6 V | | ±5 | μА | | loz | VO = VCC or GND | | 3.6 V | | ±10 | μΑ | | lcc | $V_I = V_{CC}$ or GND, | IO = 0 | 3.6 V | | 20 | μΑ | | ΔICC | V <sub>CC</sub> = 3 V to 3.6 V,<br>Other inputs at V <sub>CC</sub> or GND | One input at V <sub>CC</sub> - 0.6 V, | | | 500 | μΑ | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | | pF | | Co | VO = VCC or GND | | 3.3 V | | | pF | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.