T-46-07-11 ## 54LS259/DM74LS259 8-Bit Addressable Latches 37E D ### **General Description** These 8-bit addressable latches are designed for general purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and active-high decoders or demultiplexers. They are multifunctional devices capable of storing single-line data in eight addressable latches, and being a 1-of-8 decoder or demultiplexer with active-high outputs. Four distinct modes of operation are selectable by controlling the clear and enable inputs as enumerated in the function table. In the addressable-latch mode, data at the data-in terminal is written into the addressed latch. The addressed latch will follow the data input with all unaddressed latches remaining in their previous states. In the memory mode, all latches remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latches, the enable should be held high (inactive) while the address lines are changing. In the 1-of-8 decoding or demultiplexing mode, the addressed output will follow the level of the D input with all other outputs low. In the clear mode, all outputs are low and unaffected by the address and data inputs. #### **Features** - 8-Bit parallel-out storage register performs serial-to-parallel conversion with storage - Asynchronous parallel clear - Active high decoder - Enable/disable input simplifies expansion - Direct replacement for Fairchild 9334 - Expandable for N-bit applications - Four distinct functional modes - Typical propagation delay times: Enable-to-output 18 ns Data-to-output 16 ns Address-to-output 21 ns Clear-to-output 17 ns - Fan-out I<sub>OL</sub> (sink current) 54LS259 4 mA 74LS259 8 mA IOH (source current) -0.4 mA ■ Typical I<sub>CC</sub> 22 mA ### **Connection Diagram** Order Number 54LS259DMQB, 54LS259FMQB, 54LS259LMQB, DM74LS259WM or DM74LS259N See NS Package Number E20A, J16A, M16B, N16E or W16A ### **Function Table** | Inputs Clear E | | Output of<br>Addressed<br>Latch | Each<br>Other<br>Output | Function | | | | | |----------------|-----|---------------------------------|----------------------------------------------|--------------------------------------------------------------|--|--|--|--| | H<br>H<br>L | HTH | D Q <sub>i0</sub> | Q <sub>io</sub><br>Q <sub>io</sub><br>L<br>L | Addressable Latch<br>Memory<br>8-Line Demultiplexer<br>Clear | | | | | #### **Latch Selection Table** | Se | elect Inpu | Latch | | | | |------|------------|-------|-----------|--|--| | С | В | A | Addressed | | | | L. | L | L. | 0 | | | | L | L | Н | 1 | | | | L | Н | L | 2 | | | | L | Ĥ | н | 3 | | | | ĺН | L | L | 4 | | | | l H⊢ | L | Н | 5 | | | | Н | Н | L | 6 | | | | H | Н | Н | 7 | | | H = High Level, L = Low Level D = the Level of the Data Input $O_{i0}=$ the Level of $Q_i$ (i = 0, 1, ... 7, as Appropriate) before the Indicated Steady-State Input Conditions Were Established. ## NATIONAL SEMICOND (LOGIC) 31E D 🖿 6501122 0070028 7 | ### Absolute Maximum Ratings (Note) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range 54LS -55°C to +125°C DM74LS 0°C to +70°C Storage Temperature Range -65°C to +150°C # T-46-07-11 Note: The "Absolute Maximum Flatings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Recommended Operating Conditions** | Symbol | Parameter Supply Voltage | | 54LS259 | | | DM74L\$259 | | | | |-----------------|--------------------------------|--------|---------|-----|------|------------|-----|------|--------------------------------------------------| | | | | Min | Nom | Max | Min | Nom | Max | Units | | Vcc | | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | v | | V <sub>IH</sub> | High Level Input Voltage | | 2 | | | 2 | | | v | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.7 | | - | 0.8 | v | | <del>Гон</del> | High Level Output Current | | | | -0.4 | | | -0.4 | mA | | loL | Low Level Output Current | | | | 4 | | | 8 | mA | | tw | Pulse Width<br>(Note 7) | Enable | 17 | | | 15 | | | ns | | | | Clear | 17 | | | 15 | | | | | tsu | Setup Time | Data | 20↑ | | | 15↑ | | | <del> </del> | | | (Notes 1, 2, 3 & 7) | Select | 15↓ | | | 15 J | | | ns | | tH | Hold Time | Data | 5↑ | | | 0↑ | | | | | | (Notes 1, 2 & 7) | Select | 0↑ | | | 0↑ | | | ns | | TA | Free Air Operating Temperature | | -55 | | 125 | 0 | | 70 | •c | # Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter Conditions | | | Min | Typ<br>(Note 4) | Max 1.5 | Units | |-----------------|-----------------------------|---------------------------------------------------|--------------------------------------|-----|-----------------|---------|-------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_1 = -18 \text{ mA}$ | $V_{CC} = Min, I_1 = -18 \text{ mA}$ | | | | | | VoH | High Level Output | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | 54LS | 2.5 | | | | | | Voltage | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min DM74 | | 2.7 | 2.7 3.4 | | ٧ | | Vol | Low Level Output | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max | 54LS | | | 0.4 | v | | | Voltage | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min | DM74 | | 0.35 | 0.5 | | | | | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min | DM74 | | 0.25 | 0.4 | | | h l | Input Current @ Max | $V_{CC} = Max, V_I = 7V$ | | | | 0.1 | mA | | | Input Voltage | V <sub>I</sub> = 10V | 54LS | 1 | | | | | <sup>1</sup> ІН | High Level Input<br>Current | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.7V | | | | 20 | μА | | lıL | Low Level Input<br>Current | V <sub>CC</sub> = Max, V <sub>1</sub> = 0.4V | | | | -0.4 | mA | | | Enable | $V_{CC} = 5.0, V_{I} = 0.4V$ | | | | -0.8 | i | | los Short C | Short Circuit | V <sub>CC</sub> = Max | 54LS | -20 | | -100 | | | | Output Current | (Note 5) DM74 | | -20 | | -100 | mA | | cc | Supply Current | V <sub>CC</sub> = Max (Note 6) | | | 22 | 36 | mA | Note 1: The symbols (↓, ↑) Indicate the edge of the clock pulse used for reference: ↑ for rising edge, ↓ for falling edge. Note 2: Setup and hold times are with reference to the enable input. Note 3: The select-to-enable setup time is the time before the High-to-Low enable transition that the select must be stable so that the correct latch is selected and the others not affected. Note 4: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 5: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 6: Icc is measured with all inputs at 4.5V, and all outputs open. Note 7: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . | Occultural alice a | . Al | | | | | 70 | O, | " | |--------------------|-------------------|----------------------------|------------|--------------|--------------|-----------|---------|-----------| | Switching | , Characteristics | at $V_{CC} = 5V$ and $T_A$ | √ = 25°C € | (See Section | 1 for Test V | /aveforms | and Out | put Load) | | Symbol | | From (Input)<br>To (Output) | 54LS<br>C <sub>L</sub> = 15 pF | | $\begin{array}{c} \text{DM74LS} \\ \text{C}_{\text{L}} = 50 \text{pF} \\ \text{R}_{\text{L}} = 2 \text{k}\Omega \end{array}$ | | Units | |------------------|----------------------------------------------------|-----------------------------|--------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------|-----|-------| | | Parameter | | | | | | | | | | | Min | Max | Min | Max | Í | | †PLH | Propagation Delay Time<br>Low to High Level Output | Enable to<br>Output | | 27 | | 38 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Enable to<br>Output | | 24 | | 32 | ns | | tpLH | Propagation Delay Time<br>Low to High Level Output | Data to<br>Output | | 30 | | 35 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Data to<br>Output | | 20 | | 30 | ns | | <sup>t</sup> PLH | Propagation Delay Time<br>Low to High Level Output | Select to<br>Output | | 30 | | 41 | ns | | tent | Propagation Delay Time<br>High to Low Level Output | Select to<br>Output | | 29 | | 38 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear to<br>Output | | 18 | | 36 | ns |