## LM8335 General Purpose Output Expander with MIPI® RFFE Host Interface Check for Samples: LM8335 ## **FEATURES** - MIPI RFFE Interface Version 1.10 Compliant - Supports Output Expansion - Host Interface Address Select Pin: - ADR=GND, USID[3:0]=0001 - ADR=VDD, USID[3:0]=1001 - Pin-Configurable Initial State: VIO - CFG=GND, GPO High-z, with Weak Internal Pull-Down Resistor Enabled; GPO OUT DATA is Unmasked - CFG=VDD, GPO High-z, with Weak Internal Pull-Down Resistor Enabled; GPO OUT DATA is Masked - Three Sources for Chip Reset: - VIO Input Pin - POR - Software-Commanded Reset ## **APPLICATIONS:** - Smart Handheld Devices - RF Transceiver Applications ## **KEY SPECIFICATIONS** - 1.8 ± 0.15V MIPI RFFE Operation (VIO) - 1.8 ± 0.15V Core Supply (V<sub>DD</sub>) - 1.65 to 3.6V GPO Supply (V<sub>DDIO</sub>) - Low Standby and Active Current - On-Chip Power-On Reset (POR) - −30 to +85°C Ambient Temperature Range - 16-Bump DSBGA Package - 1.965 mm x 1.965 mm x 0.6 mm, 0.5 mm Pitch (Nominal) ## **DESCRIPTION** The LM8335 General Purpose Output Expander is a dedicated device to provide flexible and general purpose, host programmable output expansion functions. This device communicates with a host processor through a MIPI® RFFE Interface (Mobile Industry Processor Interface RF Front-End). Eight general purpose outputs (GPO) can be configured by the host controller as drive high/low/high-z. Weak pull-ups (PU) or weak pull-downs (PD) can be enabled. Upon power-on, the LM8335 default configuration is for all GPO to be set based on the state of the CFG pin. After startup, any changes to the default configuration must be sent from the host via the MIPI RFFE host interface.. The LM8335 is available in a 16-bump lead-free DSBGA package of size 1.965 mm x 1.965 mm x 0.6 mm (0.5 mm pitch). M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## **Single RFFE Slave Application Block Diagram** ## **Dual RFFE Slave Application Block Diagram** ## **Connection Diagram and Package Mark Information** Top View Figure 1. 16-Bump DSBGA Pinout 1.965mm x 1.965mm x 0.6mm (nom), 0.5mm pitch See Package Number YZR0016 Figure 2. A1 Pin Identifier #### **PIN DESCRIPTIONS** | Pin Number | Name | Description | |------------|---------------------|---------------------------------------------------------------------------------------------| | 8 | GPO_0 through GPO_7 | General purpose outputs | | 1 | SCLK | RFFE clock input | | 1 | SDATA | RFFE data input | | | | RFFE chip address input | | 1 | ADR | ADR = VDD: USID[3:0] = b1001 | | | | ADR = GND: USID[3:0] = b0001 | | | | Initial configuration select | | 1 | CFG | CFG = VDD: GPO high-z with weak internal pull-down resistor enabled, GPO_OUT_DATA masked | | | | CFG = GND: GPO high-z, with weak internal pull-down resistor enabled, GPO_OUT_DATA unmasked | | 1 | VIO | MIPI RFFE VIO (1.8V ± 0.15V) | | 1 | VDD | Core supply VDD (1.8V ± 0.15V) | | 1 | VDDIO | GPO supply VDDIO (1.65V to 3.6V) | | 1 | GND | Ground | Submit Documentation Feedback #### **ADR INPUT PIN** The state of the ADR pin determines the MIPI RFFE USID as described in the table above. This enables two devices to be used on the same RFFE bus thereby doubling the number of GPOs available in the system (see Dual RFFE Slave Application Block Diagram). #### **DEFAULT GPO x PIN CONFIGURATION** Upon power-on all GPOs will default based on the state of the CFG pin. #### **CFG INPUT PIN = GND** The CFG0 mode is an automatic initialization mode. It allows the host to not have to first configure any registers before writing the GPO\_OUT\_DATA register to set the GPOs high or low. In this mode, the GPOs will default as high-z with weak pull-down resistors enabled and the GPO\_OUT\_DATA will be unmasked. When the host writes the GPO\_OUT\_DATA register, the weak pull-down resistor will be disabled. The output driver will immediately be enabled and will drive high or low based on the value written to the GPO\_OUT\_DATA register. In configuration mode CFG0 the GPO data mask function is available but the GPO pull resistor, and high-z functions cannot be changed. Writing to the GPO\_PULL\_DIR, GPO\_PULL\_ENABLE, and GPO\_OUT\_HIGH\_CFG registers will have no effect. If control of the GPO pull resistor or output configuration is required then the CFG1 mode must be used. #### CFG INPUT PIN = VDD The CFG1 mode is a more general purpose mode where the outputs must be configured during initialization prior to use. In this mode, the GPOs will default as high-z with internal pull-down resistors enabled and GPO\_OUT\_DATA will be masked. During initialization, the host must first write to the GPO\_OUT\_DATA register (Note: this will transition all of the GPOs from high-z with internal pull-down to Full-Buffer driven low with internal pull-down regardless of the value written to the GPO\_OUT\_DATA register). The host must then write to the GPO\_PULL\_DIR, GPO\_PULL\_ENABLE, & GPO\_OUT\_HIGH\_CFG registers to configure each GPO into the desired output configuration. Once that is complete, the host then writes the GPO\_DATA\_MASK and GPO\_OUT\_DATA registers to set the GPO outputs in the desired state. Refer to Figure 8. Product Folder Links: LM8335 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## ABSOLUTE MAXIMUM RATINGS (1)(2) | 7.2002012 III DAIIIOIII 10 11 III 00 | | |--------------------------------------------|------------------------------------| | RFFE Supply Voltage (VIO) | -0.3V to 2.2V | | Core Supply Voltage (VDD) | -0.3V to 2.2V | | GPO Supply Voltage (VDDIO) | -0.3V to 4.0V | | DC Input Voltage for SCLK & SDATA pins | -0.3V to (VIO+0.3V) | | DC Input Voltage for ADR & CFG pins | -0.3V to (V <sub>DD</sub> +0.3V) | | DC Output Voltage for GPO pins | -0.3V to (V <sub>DDIO</sub> +0.3V) | | Storage Temperature Range | -40°C to +125° C | | Operating Ambient Temperature (TA) | −0°C to +85°C | | Lead Temperature (TL) (Soldering, 10 sec.) | 260°C | | ESD Rating (CZAP=120 pF, RZAP=1500Ω) | | | Human Body Model (3) | 1000V | | Charge Device Model: | 250V | - (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. ## **OPERATING RATINGS** | | Min | Max | Unit | |-----------------------------------------|------|------|------| | RFFE Supply Voltage (VIO) | 1.65 | 1.95 | V | | RFFE Supply Noise (VIO) | | 25 | mVpp | | Core Supply Voltage (V <sub>DD</sub> ) | 1.65 | 1.95 | V | | Core Supply Noise (V <sub>DD</sub> ) | | 25 | mVpp | | GPO Supply Voltage (V <sub>DDIO</sub> ) | 1.65 | 3.60 | V | | GPO Supply Noise (V <sub>DDIO</sub> ) | | 50 | mVpp | ## DC ELECTRICAL CHARACTERISTICS: GENERAL (ADR, CFG)(1)(2) $T_A$ : -30°C to +85°C, VIO = 1.8V $\pm$ 0.15V, $V_{DD}$ = 1.8V $\pm$ 0.15V, $V_{DDIO}$ = 3.3V $\pm$ 0.3V (unless otherwise specified). | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------|---------------------------------------------|-----------------------|-----------------------|-----|-----------------------|-------| | V <sub>IH</sub> | Minimim high-level input voltage (ADR, CFG) | | 0.7 * V <sub>DD</sub> | | V <sub>DD</sub> + 0.2 | V | | V <sub>IL</sub> | Maximum low-level input voltage (ADR, CFG) | | -0.2 | | 0.3 * V <sub>DD</sub> | V | | I <sub>IH</sub> | Logic high-level input current (ADR, CFG) | $V_{IN} = V_{DD}$ | | | 2 | | | I <sub>IL</sub> | Logic low-level input current (ADR, CFG) | V <sub>IN</sub> = GND | -2 | | | μΑ | (1) All voltages are with respect to the GND pin. (2) Min and Max Limits are verified by design, test, or statistical analysis. Typical (Typ.) numbers are not specified, but do represent the most likely norm. Unless otherwise specified conditions for typical specifications are: V<sub>DD</sub> = 1.8V, V<sub>DDIO</sub> = 3.3V, VIO = 1.8V, T<sub>A</sub> = +25°C. Product Folder Links: LM8335 ## DC ELECTRICAL CHARACTERISTICS: GPO (GPO\_X, VDD, VDDIO)(1)(2) $T_A$ : -30°C to +85°C, VIO = 1.8V ± 0.15V, $V_{DD}$ = 1.8V ± 0.15V; $V_{DDIO}$ = 3.3V ± 0.3V (unless otherwise specified). | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------|--------|------|-------| | | | $I_{OH} = -12 \text{ mA}$<br>(V <sub>DDIO</sub> = 3.3V ± 0.3V) | 0.7 * \/ | 0.7+1/ | | | | V <sub>OH</sub> | Minimum high-level output voltage | $I_{OH} = -4 \text{ mA}$<br>(V <sub>DDIO</sub> = 1.8V ± 0.15V) | 0.7 * V <sub>DDIO</sub> | | | V | | | | I <sub>OH</sub> = -10 μA | V <sub>DDIO</sub> - 0.2 | | | | | | | $I_{OL} = 12 \text{ mA}$<br>(V <sub>DDIO</sub> = 3.3V ± 0.3V) | | | 0.4 | | | $V_{OL}$ | Maximum low-level output voltage | $I_{OL} = 4 \text{ mA}$<br>(V <sub>DDIO</sub> = 1.8V ± 0.15V) | | | 0.4 | V | | | | $I_{OL} = 10 \mu A$ | | | 0.2 | | | I <sub>OH</sub> | Logic high-level output current | $(V_{DDIO} = 3.3V \pm 0.3V)$ | -12 | | | mA | | | Logic High-level output current | $(V_{DDIO} = 1.8V \pm 0.15V)$ | -4 | | | | | | Logic low-level output current | $(V_{DDIO} = 3.3V \pm 0.3V)$ | | | 12 | A | | l <sub>OL</sub> | | $(V_{DDIO} = 1.8V \pm 0.15V)$ | | | 4 | mA | | loz | High-Z leakage current | 0 < V <sub>PIN</sub> < V <sub>DDIO</sub> | -2 | | 2 | μΑ | | • | Dull He summent | $(V_{DDIO} = 3.3V \pm 0.3V)$ | -60 | | -200 | μA | | l <sub>PU</sub> | Pull-Up current | $(V_{DDIO} = 1.8V \pm 0.15V)$ | -9 | | -60 | | | | D. II D. | $(V_{DDIO} = 3.3V \pm 0.3V)$ | 60 | | 200 | | | PD | Pull-Down current | $(V_{DDIO} = 1.8V \pm 0.15V)$ | 9 | | 60 | μA | | I <sub>STBY</sub> | V <sub>DD</sub> supply standby current | T <sub>A</sub> = 25°C, VIO = 1.8V, | | | 2.5 | | | SТВУЮ | V <sub>DDIO</sub> supply standby current | $V_{DD}$ = 1.8V, $V_{DDIO}$ = 3.3V,<br>$GPO_X$ = high-z, PU & PD<br>disabled<br>SCLK = Low | | | 2.5 | μA | | I <sub>VDD</sub> | V <sub>DD</sub> supply current | $T_A = 25^{\circ}C, V_{DD} = 1.8V$ | | 225 | 400 | | | I <sub>VDDIO</sub> | V <sub>DDIO</sub> supply current | T <sub>A</sub> = 25°C<br>V <sub>DDIO</sub> = 3.3V | | 200 | 450 | μΑ | <sup>(1)</sup> All voltages are with respect to the GND pin. ## DC ELECTRICAL CHARACTERISTICS: RFFE (SCLK, SDATA, VIO)(1)(2) $T_A$ : -30°C to +85°C, VIO = 1.8V ± 0.15V, $V_{DD}$ = 1.8V ± 0.15V; $V_{DDIO}$ = 3.3V ± 0.3V (unless otherwise specified). | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|----------------------------------------------------|-------------------------------------------------------|-----------|-----|-----------|-------| | C <sub>IN</sub> | Input pin capacitance (SCLK, SDATA) <sup>(2)</sup> | | | | 2.5 | pF | | V <sub>TP</sub> | Positive edge threshold voltage (SCLK, SDATA) | | 0.4 * VIO | | 0.7 * VIO | | | $V_{TN}$ | Negative edge threshold voltage (SCLK, SDATA) | | 0.3 * VIO | | 0.6 * VIO | V | | V <sub>HYST</sub> | Input hysteresis voltage (SDATA) | | 0.1 * VIO | | 0.4 * VIO | V | | V <sub>IORST</sub> | RFFE I/O voltage reset voltage level | VIO toggled low | | | 0.2 | | | I <sub>INVIO</sub> | Input current (VIO) | 0 < VIO < 0.2V | -1 | | 1 | | | I <sub>IN</sub> | Input current<br>(SCLK, SDATA) | VIO = Max,<br>0.2 * VIO < V <sub>IN</sub> < 0.8 * VIO | -1 | | 1 | μA | | I <sub>VIO</sub> | VIO supply input current | VIO = 1.8,<br>RFFE write only mode | | | 100 | | <sup>(1)</sup> All voltages are with respect to the GND pin. Submit Documentation Feedback <sup>(2)</sup> Min and Max Limits are verified by design, test, or statistical analysis. Typical (Typ.) numbers are not specified, but do represent the most likely norm. Unless otherwise specified conditions for typical specifications are: V<sub>DD</sub> = 1.8V, V<sub>DDIO</sub> = 3.3V, VIO = 1.8V, T<sub>A</sub> = +25°C. <sup>(2)</sup> Min and Max Limits are verified by design, test, or statistical analysis. Typical (Typ.) numbers are not specified, but do represent the most likely norm. Unless otherwise specified conditions for typical specifications are: V<sub>DD</sub> = 1.8V, V<sub>DDIO</sub> = 3.3V, VIO = 1.8V, T<sub>A</sub> = +25°C. # AC ELECTRICAL CHARACTERISTICS: INTERNAL POR, VIO, GPO\_X, $SCLK^{(1)(2)}$ $T_A$ : -30°C to +85°C, VIO = 1.8V ± 0.15V, $V_{DD}$ = 1.8V ± 0.15V; $V_{DDIO}$ = 3.3V ± 0.3V (unless otherwise specified). | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | |--------------------|---------------------------------------------------------|------------------------------------------------------------------------------------|-------|-----|-----|-------|--| | t <sub>PORC1</sub> | VDD POR reset complete $V_{DD}$ ramp rate = 100 $\mu$ S | | | | 1 | ~°C | | | t <sub>PORC2</sub> | VDDIO POR reset complete | plete V <sub>DDIO</sub> ramp rate = 100 μS | | | 1 | mS | | | t <sub>READY</sub> | VIO input signal reset delay time | VIO = 1.65V, SCLK, SDATA = Low, t <sub>PORC1</sub> , t <sub>PORC2</sub> = complete | | | 120 | nS | | | f <sub>SCLK</sub> | SCLK frequency | | 0.032 | | 26 | MHz | | | t <sub>D</sub> | GPO_x output delay time | $V_{DDIO} = 1.8V \pm 0.15V,$ $C_{LOAD} = 10 \text{ pf}$ | | | 25 | nS | | - (1) All voltages are with respect to the GND pin. - (2) Min and Max Limits are verified by design, test, or statistical analysis. Typical (Typ.) numbers are not specified, but do represent the most likely norm. Unless otherwise specified conditions for typical specifications are: V<sub>DD</sub> = 1.8V, V<sub>DDIO</sub> = 3.3V, VIO = 1.8V, T<sub>A</sub> = +25°C. Figure 3. GPO Delay Timing #### MIPI RFFE INTERFACE The LM8335 provides RFFE compatible slave access to the device specific and RFFE defined registers on a single master bidirectional serial bus interface. The LM8335 uses the three interface signals SCLK, SDATA, and VIO as defined in MIPI RFFE Version 1.10-26 July 2011. The VIO voltage supply provides power to the LM8335 RFFE Interface and doubles as an asynchronous enable and reset. Whenever VIO is low the SCLK and SDATA lines must be held low. When the VIO voltage is applied, the LM8335 enables the slave interface and resets the user defined slave registers to the default settings. The LM8335 enters the power down mode via the asynchronous VIO signal. The LM8335 does not support read access. The LM8335 contains fewer than 28 user defined registers but supports the Extended Register Write Command to allow a burst write of configuration registers during initialization. Any write outside of the range from 0x00 to 0x1F will have no effect on device operation. The LM8335 recognizes the broadcast Slave Identifier (SID) of 0000b and is configured internally with a Unique Slave Identifier (USID) and a Group Slave Identifier (GSID). The USID is set based on the state of the ADR pin and the GSID is set to 0000b. The USID may be reprogrammed via the RFFE Interface by performing the Register Write USID Command Sequence. The LM8335 supports only the 1.8V VIO supply levels. The LM8335 utilizes a power-detect reset circuit that resets the RFFE interface and internal registers when VIO is removed. Figure 4. Register 0 Write Command Sequence Figure 5. Register Write Command Sequence Copyright © 2012–2013, Texas Instruments Incorporated Figure 6. Extended Register Write Command Sequence ## INTERNAL POR OPERATION There are two internal POR circuits: one on the VDD supply and one on the VDDIO supply that initialize the LM8335 when power is applied. The duration of the reset is an RC delay which is based on the ramp rate and not a threshold voltage of the VDD/VDDIO supply. VIO can be activated as soon as VDD and VDDIO have reached their minimum respective voltage levels however the LM8335 may still be in reset due to the internal POR timing. When VIO is asserted after VDD and VDDIO t<sub>PORC</sub> Max, the device reset will be released based on the VIO t<sub>READY</sub> timing. Submit Documentation Feedback Figure 7. Internal VDD or VDDIO POR Timing ## **Register Information** Table 1. Register Listing | Register Name | Addr | Bit | Default | Description | |------------------|------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ONT DEC | | | | Software reset register | | CNTL_REG | 0x00 | 7:0 | 0x00 | Bit 0 = 0, no effect | | | | | | Bit 0 = 1, reset registers to default values (self-clearing) | | | | | | GPO pin pull resistor direction | | | | | | 0 = pull-down | | GPO_PULL_DIR | 0x01 | 7:0 | 0x00 | 1 = pull-up | | | | | | Note: When CFG = GND, writing to this register has no effect. The pull-down resistor will be disabled after the first write to the GPO_OUT_DATA register. | | | | | 0xFF | GPO pin internal pull resistor enable | | | | | | 0 = disabled | | GPO PULL ENABLE | 0x02 | 0xFF | | 1 = enabled | | GFO_FOLE_LINABLE | 0x02 | UXFF | | Note: GPO_PULL_DIR register selects if the resistor is a pull-<br>up or a pull-down. When CFG = GND, writing to this register<br>has no effect. The pull-down resistor will be disabled after the<br>first write to the GPO_OUT_DATA register. | | | | | | GPO output high state (full buffer or high-z). | | | | | | 0 = full buffer | | GPO OUT HIGH CFG | 0x03 | 7:0 | 0xFF | 1 = high-z (open-drain behavior) | | GFO_OUT_HIGH_CFG | 0x03 | 7.0 | UXFF | Note: When CFG = GND, writing to this register has no effect. The pull-down resistor will be disabled, and all GPO outputs will be in the actively driven state (not high-z) after the first write to the GPO_OUT_DATA register. | Copyright © 2012–2013, Texas Instruments Incorporated Submit Documentation Feedback ## **Table 1. Register Listing (continued)** | Table 1. Register Listing (continued) | | | | | | | | | |---------------------------------------|------|-----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Register Name | Addr | Bit | Default | Description | | | | | | | | | | GPO output data mask | | | | | | | | | | 0 = GPO_OUT_DATA masked | | | | | | | | | 0xFF | 1 = GPO_OUT_DATA unmasked | | | | | | GPO_OUT_MASK | 0x04 | 7:0 | 0XFF<br>(CFG=0) or<br>0x00<br>(CFG=1) | Note: Only the GPO_OUT_DATA register write is affected by the GPO_OUT_MASK register. When the GPO_OUT_MASK bit is set low (masked), writing to GPO_OUT_DATA register will leave the pin state unchanged. When the GPO_OUT_MASK bit is set high (unmasked), the GPO output will be updated when the GPO_OUT_DATA is written (only GPOs that are unmasked will be changed). | | | | | | | | | | GPO output data | | | | | | | | | | 0 = pin set low | | | | | | GPO_OUT_DATA | OvOE | 7:0 | 0,400 | 1 = pin set high | | | | | | GPO_OUT_DATA | 0x05 | 7.0 | 0x00 | Note: GPO_OUT_HIGH_CFG register selects if the pin is driven or high-z. The pin state will follow GPO_OUT_DATA only if the corresponding bit is unmasked in the GPO_OUT_MASK register. | | | | | | | | | | MIPI RFFE power mode and trigger register | | | | | | PM_TRIG | 0x1C | 7:0 | 0x00 | Bits 7:6 = PWR_MODE | | | | | | - M_INIC | | | | Bits 5:0 = TRIG_REG | | | | | | | | | | This is a MIPI RFFE reserved read only register and can not be read since readback is not supported on this device. | | | | | | PROD_ID | 0x1D | 7:0 | 0xC4 | Bits 7:0 = PRODUCT_ID [7:0] | | | | | | | | | | The product ID is provided as information only to support the RFFE USID programming feature. | | | | | | | | | | This is a MIPI RFFE reserved read-only register and can not be read since readback is not supported on this device. | | | | | | MAN_ID | 0x1E | 7:0 | 0x02 | Bits 7:0 = MANUFACTURER_ID [7:0] | | | | | | | | | | The manufacturer ID is provided as information only to support the RFFE USID programming feature. | | | | | | | | | 0x11<br>(ADR=0) | This MIPI RFFE reserved register | | | | | | | | | or | Bits 7:6 = SPARE | | | | | | | | | 0x19 | Bits 5:4 = MANUFACTURER_ID [9:8] = 1 | | | | | | | | | (ADR=1) | Bits 3:0 = Programmable Unique Slave Identifier | | | | | | USID_REG | 0x1F | 7:0 | | — ADR=Low, USID[3:0]=0001 | | | | | | | | | | — ADR=High, USID[3:0]=1001 | | | | | | | | | | Note: The USID is initially set based on the state of the ADR pin (default value when ADR=Low shown). This register can not be read since readback is not supported on this device. USID_REG[5:4] are provided as information only to support the RFFE USID programming feature. | | | | | ## Table 2. General Bit Field Layout for GPO\_x Registers | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | GPO_7 | GPO_6 | GPO_5 | GPO_4 | GPO_3 | GPO_2 | GPO_1 | GPO_0 | ## Table 3. CNTL\_REG Register Bit Fields | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|----------| | rsvd SW_RESET | Product Folder Links: LM8335 # LM8335 CFG Input Pin = VDD INITIALIZATION SEQUENCE Figure 8. CFG1 MODE Recommended Initialization Sequence ## LM8335 UPDATE GPO PIN STATE Figure 9. Update GPO Pin State Sequence ## **REVISION HISTORY** | Cł | Changes from Revision A (May 2013) to Revision B | | | | | |----|----------------------------------------------------|--|----|--|--| | • | Changed layout of National Data Sheet to TI format | | 14 | | | ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LM8335TLE/NOPB | ACTIVE | DSBGA | YZR | 16 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -30 to 85 | 8335 | Samples | | LM8335TLX/NOPB | ACTIVE | DSBGA | YZR | 16 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -30 to 85 | 8335 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 31-Aug-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM8335TLE/NOPB | DSBGA | YZR | 16 | 250 | 178.0 | 8.4 | 2.08 | 2.08 | 0.76 | 4.0 | 8.0 | Q1 | | LM8335TLX/NOPB | DSBGA | YZR | 16 | 3000 | 178.0 | 8.4 | 2.08 | 2.08 | 0.76 | 4.0 | 8.0 | Q1 | www.ti.com 31-Aug-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM8335TLE/NOPB | DSBGA | YZR | 16 | 250 | 208.0 | 191.0 | 35.0 | | LM8335TLX/NOPB | DSBGA | YZR | 16 | 3000 | 208.0 | 191.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated