#### EPIC™ (Enhanced-Performance Implanted CMOS) Process - Operating Range 2-V to 5.5-V V<sub>CC</sub> - Packaged in Plastic Small-Outline Transistor Package #### #### description The SN74AHC2G86 is a dual 2-input exclusive-OR gate. The device performs the Boolean function $Y = A \oplus B$ or $Y = \overline{AB} + A\overline{B}$ in positive logic. A common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output. The SN74AHC2G86 is characterized for operation from -40°C to 85°C. ### FUNCTION TABLE (each gate) | INP | JTS | OUTPUT | |-----|-----|--------| | Α | В | Υ | | L | L | L | | L | Н | Н | | Н | L | Н | | Н | Н | L | #### logic symbol† † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated. #### exclusive-OR logic An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols. These are five equivalent exclusive-OR symbols valid for an SN74AHC2G86 gate in positive logic; negation may be shown at any two ports. # LOGIC-IDENTITY ELEMENT The output is active (low) if all inputs stand at the same logic level (i.e., A = B). #### **EVEN-PARITY ELEMENT** The output is active (low) if an even number of inputs (i.e., 0 or 2) are active. #### **ODD-PARITY ELEMENT** The output is active (high) if an odd number of inputs (i.e., only 1 of the 2) are active. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |-------------------------------------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Output voltage range, VO (see Note 1) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2) | 296°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51. #### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | | |----------|------------------------------------|--------------------------------------------|------|------|------|--| | VCC | Supply voltage | | 2 | 5.5 | V | | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V | 2.1 | | V | | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V | | 0.9 | V | | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | | | | ٧ı | Input voltage | | 0 | 5.5 | V | | | ٧o | Output voltage | | 0 | Vcc | V | | | | | V <sub>CC</sub> = 2 V | | -50 | μΑ | | | loh | High-level output current | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | A | | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | -8 | mA | | | | | V <sub>CC</sub> = 2 V | | 50 | μΑ | | | $I_{OL}$ | Low-level output current | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 4 | A | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | 8 | mA | | | A # / A | landstananitian vina an fall mata | V <sub>CC</sub> = 3.3 V ± 0.3 V | 100 | | 0/ | | | Δt/Δv | Input transition rise or fall rate | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | ns/V | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | T <sub>A</sub> = 25°C | | | MIN | MAV | UNIT | |------------------------------|-----------------------------------------|-------|-----------------------|-----|------|--------|------|------| | | | | MIN | TYP | MAX | IVIIIV | MAX | UNII | | | | | 1.9 | 2 | | 1.9 | | | | | I <sub>OH</sub> = -50 μA | 3 V | 2.9 | 3 | | 2.9 | | | | VOH | | | 4.4 | 4.5 | | 4.4 | | ٧ | | | I <sub>OH</sub> = -4 mA | | 2.58 | | | 2.48 | | | | | $I_{OH} = -8 \text{ mA}$ | 4.5 V | 3.94 | | | 3.8 | | | | | | | | | 0.1 | | 0.1 | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | 0.1 | | | V <sub>OL</sub> | | | | | 0.1 | | 0.1 | V | | | I <sub>OL</sub> = 4 mA | 3 V | | | 0.36 | | 0.44 | | | | I <sub>OL</sub> = 8 mA | | | | 0.36 | | 0.44 | | | I <sub>I</sub> A or B inputs | $V_I = V_{CC}$ or GND | 5.5 V | | | ±0.1 | | ±1 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 1 | | 10 | μΑ | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | | | | | pF | # PRODUCT PREVIEW # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | | T <sub>A</sub> = 25°C | MIN MAX | UNIT | | | | | | | | | | | | | | | | | | | | | | | | | | |------------------|---------|----------|------------------------|-----------------------|-------------|------|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|----|---|---------|--------------|------------|--|--|-----| | PARAMETER | (INPUT) | (OUTPUT) | | MIN TYP MAX | IVIIN IVIAA | UNIT | | | | | | | | | | | | | | | | | | | | | | | | | | | <sup>t</sup> PLH | A or B | | C <sub>I</sub> = 15 pF | | | ns | | | | | | | | | | | | | | | | | | | | | | | | | | | <sup>t</sup> PHL | AOIB | ' | ' | ' | <u>'</u> | ' | Į. | ' | ' | ' | ' | ' | ' | ' | ' | ' | ' | ' | ' | ' | ' | Į. | Į. | Į. | ' | - 13 βι | Ι ΟΕ = 13 βι | О[ = 13 рі | | | 115 | | <sup>t</sup> PLH | A or B | | C <sub>I</sub> = 50 pF | | | 200 | | | | | | | | | | | | | | | | | | | | | | | | | | | t <sub>PHL</sub> | AUID | ſ | OL = 50 PF | | | ns | | | | | | | | | | | | | | | | | | | | | | | | | | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | LOAD | T <sub>A</sub> = 25°C | | | MIN | MAV | UNIT | | | | | | | | | | | | | | | | | | |------------------|---------|----------|----------------|-----------------------|-----|-----|--------|---------|------|---|---|---|---|---|-----|---|---|---|------------------------|------------|--|--|--|--|--|----| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | IVIIIN | MIN MAX | | | | | | | | | | | | | | | | | | | | <sup>t</sup> PLH | A or B | V | C: -15 pF | | | | | | 20 | | | | | | | | | | | | | | | | | | | t <sub>PHL</sub> | AUIB | ' | ' | ' | ' | T | ' | ' | ' | ' | ' | ' | ' | ' | l l | ' | ' | 1 | C <sub>L</sub> = 15 pF | CL = 15 pr | | | | | | ns | | <sup>t</sup> PLH | A or B | V | $C_1 = 50 pF$ | | | | | | ne | | | | | | | | | | | | | | | | | | | t <sub>PHL</sub> | AUID | ſ | CL = 50 pr | | | · | | | ns | | | | | | | | | | | | | | | | | | #### operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER | | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|--------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load, f = 1 MHz | | pF | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq 3$ ns, $t_f \leq 3$ ns. - D. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated