## 74AC11810 ## Quadruple 2-Input Exclusive-NOR Gates These devices contain four independent Exclusive-NOR gates. They perform the Boolean functions $Y = \overline{A \oplus B} = (A + \overline{B}) \cdot (\overline{A} + B)$ in positive logic. A common application is a true/complement element. If one of the inputs is high, the other input will be reproduced in true form atthe output. If one of the inputs is low, the signal on the other input will be reproduced inverted at the output. The 54AC11810 is characterized for operation over the full military temperature range of -55°C to 125°C. The 74AC11810 is characterized for operation from -40°C to 85°C. # **Rochester Electronics Manufactured Components** Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer (OCM). Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. #### **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. ### 54AC11810, 74AC11810 QUADRUPLE 2-INPUT EXCLUSIVE-NOR GATES T-43-21-00 D3580, JUNE 1990 - Flow-Through Architecture to Optimize PCB Layout - Center-Pin V<sub>CC</sub> and GND Configurations to Minimize High-Speed Switching Noise - EPIC™ (Enhanced-Performance Implanted CMOS) 1-μm Process - 500-mA Typical Latch-Up Immunity at 125°C - Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs #### description These devices contain four independent Exclusive-NOR gates. They perform the Boolean functions $Y = \overline{A \oplus B} = (A + \overline{B}) \bullet (\overline{A} + B)$ in positive logic. A common application is a true/complement element. If one of the inputs is high, the other input will be reproduced in true form at the output. If one of the inputs is low, the signal on the other input will be reproduced inverted at the output. The 54AC11810 is characterized for operation over the full military temperature range of – 55°C to 125°C. The 74AC11810 is characterized for operation from – 40°C to 85°C. #### **FUNCTION TABLE** | INP | UTS | OUTPUT | |-----|-----|--------| | Α | В | Υ | | L | L | Н | | L | Н | L | | Н | L | L | | Ħ | Н | Н | 54AC11810 ... J PACKAGE 74AC11810 ... D OR N PACKAGE (TOP VIEW) 54AC11810 . . . FK PACKAGE (TOP VIEW) NC - No internal connection EPIC is a trademark of Texas Instruments Incorporated. #### 54AC11810, 74AC11810 QUADRUPLE 2-INPUT EXCLUSIVE-NOR GATES T-43-21 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, and N packages. #### logic diagram (positive logic) <sup>4</sup>A 9 7 4Y ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> – 0.5 V | V to 7 V | |--------------------------------------------------------------------------------------------------|----------| | Input voltage range, V <sub>I</sub> (see Note 1) – 0.5 to V <sub>CC</sub> | + 0.5 V | | Output voltage range, V <sub>O</sub> (see Note 1) | + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) ± | : 20 mA | | Output clamp current, IOK (VO < 0 or VO > VCC) ± | : 50 mA | | Continuous output current, IO (VO = 0 to VCC) ± | : 50 mA | | Continuous current through V <sub>CC</sub> or GND pins ± | 100 mA | | Storage temperature range – 65°C to | 150°C | <sup>&</sup>lt;sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### recommended operating conditions | - | | | 54AC11810 | | 74AC11810 | | | LIAUT | | | |-------------|-------------------------------------------------------------------|-------------------------|-----------------|----------|----------------|-------------|-------|-------|------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | Vcc | Supply voltage | | 3 | 5 | 5.5 | 3 | 5 | 5.5 | V | | | | $V_{CC} = 3 V$ $V_{IH}$ High-level input voltage $V_{CC} = 4.5 V$ | 2.1 | | | 2.1 | | | | | | | $V_{IH}$ | | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | 3.85 | | | | | | | | V <sub>CC</sub> = 3 V | | | 0.9 | | | 0.9 | V | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 4.5 V | | | 1.35 | | | 1.35 | | | | | | V <sub>CC</sub> = 5.5 V | | | € 1865<br>1865 | <del></del> | ····· | 1.65 | | | | VI | Input voltage | <u>.</u> | 0 | J. | Vcc | 0 | | Vcc | V | | | Vo | Output voltage | | 0 | 7 Q.A. | Vcc | 0 | | Vcc | V | | | | | V <sub>CC</sub> = 3 V | 0 | <u> </u> | 4 | | | -4 | | | | ЮН | High-level output current | V <sub>CC</sub> = 4.5 V | ~Q <sub>Q</sub> | | - 24 | • | | - 24 | mA | | | | | V <sub>CC</sub> = 5.5 V | 64 | | - 24 | | | - 24 | | | | | | V <sub>CC</sub> = 3 V | | | 12 | | | 12 | | | | IOL Low-lev | Low-level output current | V <sub>CC</sub> = 4.5 V | | | 24 | | | 24 | mA | | | | | V <sub>CC</sub> = 5.5 V | | | 24 | | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | 0 | | 10 | 0 | | 10 | ns/V | | | TA | Operating free-air temperature | | 55 | · | 125 | - 40 | | 85 | °C | | PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas instruments reserves the right to change or discontinue these products without notice. #### 54AC11810, 74AC11810 QUADRUPLE 2-INPUT EXCLUSIVE-NOR GATES T-43-21 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | 7 | T, | <sub>A</sub> = 25°C | ; | 54AC11810 | | 74AC11810 | | | |----------------|-----------------------------------------|-------|------|---------------------|-------|-----------|--------------|-----------|------|-------------| | PANAMETER | | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | 3 V | 2.9 | | | 2.9 | | 2.9 | | | | | I <sub>OH</sub> = – 50 μA | 4.5 V | 4.4 | | | 4.4 | | 4.4 | | | | | | 5.5 V | 5.4 | | | 5.4 | | 5.4 | | | | Vou | I <sub>OH</sub> = - 4 mA | 3 V | 2.58 | | | 2.4 | | 2.48 | | | | Vон | lava 24 mA | 4.5 V | 3.94 | | | 3.7 | | 3.8 | | V | | | I <sub>OH</sub> = 24 mA | 5.5 V | 4.94 | | | 4.7 | | 4.8 | | | | | I <sub>OH</sub> = - 50 mA <sup>†</sup> | 5.5 V | | | | 3.85 | | | | | | | !OH = − 75 mA <sup>†</sup> | 5.5 V | | | | | , | 3.85 | | | | | l <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | ં ે 0.1 | | 0.1 | <del></del> | | | | 4.5 V | | · · · | 0.1 | ್ಯಾಂ | <b>%</b> 0.1 | | 0.1 | | | | | 5.5 V | | | 0.1 | 4°,0% | 0.1 | | 0.1 | ٧ | | W | I <sub>OL</sub> = 12 mA | 3 V | | | 0.36 | 16. | 0.5 | | 0.44 | | | VOL | I <sub>OL</sub> = 24 mA | 4.5 V | | | 0.36 | | 0.5 | | 0.44 | | | | | 5.5 V | | | 0.36 | | 0.5 | | 0.44 | | | | I <sub>OL</sub> = 50 mA <sup>†</sup> | 5.5 V | | | | | 1.65 | | | | | | I <sub>OL</sub> = 75 mA <sup>†</sup> | 5.5 V | | | | | | | 1.65 | | | l <sub>l</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ± 0.1 | | ± 1 | | ± 1 | μΑ | | lcc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 4 | | 80 | | 40 | μΑ | | Cl | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 3.5 | | | | | | pF | <sup>†</sup> Not more than one output should be tested at a time and the duration of the test should not exceed 10 ms. # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (see Figure 1) | PARAMETER | FROM | ТО | T, | <sub>Δ</sub> = 25°C | ; | 54AC11810 | 74AC | 11810 | 11117 | |------------------|---------|----------|-----|---------------------|-----|-------------|------|-------|-------| | PANAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN MAX | MIN | MAX | UNIT | | t <sub>PLH</sub> | A or B | V | 1.7 | 5.5 | 7.7 | (1)7(° 10.1 | 1.7 | 9 | ns | | t <sub>PHL</sub> | 1 | ' | 1.8 | 5.1 | 7 | 128 9.1 | 1.8 | 8.3 | 115 | # switching characteristics over recommended operating free-air temperature range, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ (see Figure 1) | DADAMETER | FROM | ом то | | T <sub>A</sub> = 25°C | | 54AC11810 | | 74AC11810 | | | |------------------|---------|----------|-----|-----------------------|-----|--------------|-----|-----------|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN | ΛÂΝ | MIN | MAX | UNIT | | tPLHt | A or B | V | 1.5 | 3.9 | 6.1 | A 3000 | 7.9 | 1.5 | 7 | ne | | t <sub>PHL</sub> | AGE | <b>'</b> | 1.6 | 3.9 | 5.8 | <b>₹</b> ,6° | 7.5 | 1.6 | 7 | ns | #### operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |---------------------------|----------------------|-----------------------------------|-----|------| | C <sub>pd</sub> Power dis | sipation capacitance | C <sub>L</sub> = 50 pF, f = 1 MHz | 24 | рF | #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES NOTES: A. CL includes probe and jig capacitance. - B. Input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_f = 3 \text{ ns.}$ $t_f = 3 \text{ ns.}$ - C. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms