**SN74HCS72** SCLS801A -FEBRUARY 2020-REVISED JUNE 2020 # **SN74HCS72 Schmitt-Trigger Input Dual D-Type Negative-Edge-Triggered Flip-Flops With Clear and Preset** #### **Features** - Wide operating voltage range: 2 V to 6 V - Schmitt-trigger inputs allow for slow or noisy input signals - Low power consumption - Typical I<sub>CC</sub> of 100 nA - Typical input leakage current of ±100 nA - ±7.8-mA output drive at 5 V - Extended ambient temperature range: -40°C to +125°C, T<sub>A</sub> ### **Applications** - Convert a momentary switch to a toggle switch - Input slow edge-rate signals - Operate in noisy environments - Enable CAN Controller Power with wake-up pattern ### 3 Description device contains two independent D-type negative-edge-triggered flip-flops. All inputs include Schmitt-triggers, allowing for slow or noisy input signals. A low level at the preset (PRE) input sets the output high. A low level at the clear (CLR) input resets the output low. Preset and clear functions are asvnchronous and not dependent on the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs $(Q, \overline{Q})$ on the negative-going edge of the clock (CLK) pulse. Following the hold-time interval, data at the data (D) input can be changed without affecting the levels at the outputs $(Q, \overline{Q})$ . #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |--------------|------------|-------------------|--|--| | SN74HCS72DR | SOIC (14) | 8.70 mm x 3.90 mm | | | | SN74HCS72PWR | TSSOP (14) | 5.00 mm x 4.40 mm | | | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. #### Benefits of Schmitt-trigger Inputs ### **Table of Contents** | 1 | Features 1 | 8.3 Feature Description | |---|--------------------------------------|---------------------------------------------------------| | 2 | Applications 1 | 8.4 Device Functional Modes10 | | 3 | Description 1 | 9 Application and Implementation 1 | | 4 | Revision History2 | 9.1 Application Information1 | | 5 | Pin Configuration and Functions3 | 9.2 Typical Application1 | | 6 | Specifications4 | 10 Power Supply Recommendations 13 | | • | 6.1 Absolute Maximum Ratings | 11 Layout 13 | | | 6.2 ESD Ratings | 11.1 Layout Guidelines13 | | | 6.3 Recommended Operating Conditions | 11.2 Layout Example 13 | | | 6.4 Thermal Information | 12 Device and Documentation Support 14 | | | 6.5 Electrical Characteristics5 | 12.1 Documentation Support | | | 6.6 Switching Characteristics5 | 12.2 Receiving Notification of Documentation Updates 14 | | | 6.7 Timing Characteristics 6 | 12.3 Community Resources 14 | | | 6.8 Typical Characteristics | 12.4 Trademarks 14 | | 7 | Parameter Measurement Information 8 | 12.5 Electrostatic Discharge Caution 14 | | 8 | Detailed Description9 | 12.6 Glossary | | | 8.1 Overview9 | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram9 | Information 14 | | | = | | 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Original (February 2020) to Revision A | Page | |----|----------------------------------------------------|----------------------------------------| | • | Added D Package to data sheet | ······································ | | • | Added D Package to Thermal Information Table | 4 | ### 5 Pin Configuration and Functions #### D and PW Package 14-Pin SOIC and TSSOP Top View #### **Pin Functions** | P | IN | TVDE | DESCRIPTION | |------------------|-----|--------|---------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | 1CLR | 1 | Input | Clear for channel 1, active low | | 1D | 2 | Input | Data for channel 1 | | 1 <del>CLK</del> | 3 | Input | Clock for channel 1, falling edge triggered | | 1PRE | 4 | Input | Preset for channel 1, active low | | 1Q | 5 | Output | Output for channel 1 | | 1Q | 6 | Output | Inverted output for channel 1 | | GND | 7 | _ | Ground | | 2Q | 8 | Output | Inverted output for channel 2 | | 2Q | 9 | Output | Output for channel 2 | | 2PRE | 10 | Input | Preset for channel 2, active low | | 2CLK | 11 | Input | Clock for channel 2, falling edge triggered | | 2D | 12 | Input | Data for channel 2 | | 2CLR | 13 | Input | Clear for channel 2, active low | | V <sub>CC</sub> | 14 | _ | Positive supply | Copyright © 2020, Texas Instruments Incorporated #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|--------------------------------------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current (2) | $V_{I} < 0 \text{ or } V_{I} > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_{O} < 0 \text{ or } V_{O} > V_{CC} + 0.5$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±70 | mA | | Tj | Junction temperature (3) | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Floatroatatic discharge | Human-body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | V | | | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------|-----|-----|----------|------| | V <sub>CC</sub> | Supply voltage | 2 | 5 | 6 | V | | VI | Input voltage | 0 | | $V_{CC}$ | V | | Vo | Output voltage | 0 | | $V_{CC}$ | V | | Δt/Δν | Input transition rise and fall rate | | U | nlimited | ns/V | | T <sub>A</sub> | Ambient temperature | -40 | | 125 | °C | #### 6.4 Thermal Information | | | SN74H | | | |------------------------|----------------------------------------------|------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | D (SOIC) | UNIT | | | | 14 PINS | 14 PINS | - | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 151.7 | 133.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 79.4 | 89.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 94.7 | 89.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25.2 | 45.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 94.1 | 89.1 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(3)</sup> Guaranteed by design <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics over operating free-air temperature range; typical values measured at $T_A = 25$ °C (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------|-------------------------------------|----------------------------|-----------------|----------------|------------------|-------|------| | | | | | 2 V | 0.7 | | 1.5 | | | $V_{T+}$ | Positive switching threshold | | | 4.5 V | 1.7 | | 3.15 | V | | | | | | 6 V | 2.1 | | 4.2 | | | | | | | 2 V | 0.3 | | 1.0 | | | V <sub>T-</sub> | Negative switching threshold | | | 4.5 V | 0.9 | | 2.2 | V | | | | | | 6 V | 1.2 | | 3.0 | | | | | | | 2 V | 0.2 | | 1.0 | | | $\Delta V_{T}$ | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) <sup>(1)</sup> | | | 4.5 V | 0.4 | | 1.4 | V | | | | | | 6 V | 0.6 | | 1.6 | | | | | | $I_{OH} = -20 \mu A$ | 2 V to 6 V | $V_{CC} - 0.1$ | $V_{CC} - 0.002$ | | | | $V_{OH}$ | High-level output voltage | $V_{I} = V_{IH} \text{ or } V_{IL}$ | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 4 | 4.3 | | V | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.4 | 5.75 | | | | | | | $I_{OL} = 20 \mu A$ | 2 V to 6 V | | 0.002 | 0.1 | | | $V_{OL}$ | Low-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | $I_{OL} = 6 \text{ mA}$ | 4.5 V | | 0.18 | 0.30 | V | | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | | 0.22 | 0.33 | | | I | Input leakage current | $V_I = V_{CC}$ or 0 | | 6 V | | ±100 | ±1000 | nΑ | | Icc | Supply current | $V_I = V_{CC}$ or 0, $I_C$ | 0 = 0 | 6 V | | 0.1 | 2 | μΑ | | Ci | Input capacitance | | | 2 V to 6 V | | | 5 | pF | | C <sub>pd</sub> | Power dissipation capacitance per gate | No load | | 2 V to 6 V | | 10 | | pF | <sup>(1)</sup> Guaranteed by design. ### 6.6 Switching Characteristics $C_L$ = 50 pF; over operating free-air temperature range; typical values measured at $T_A$ = 25°C (unless otherwise noted). See Parameter Measurement Information | | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|--------------|------------------------------|-----------------|-----|-----|-----|------| | | | | | 2 V | 20 | 31 | | | | f <sub>max</sub> | Max switching frequency | | | 4.5 V | 64 | 95 | | MHz | | | | | | 6 V | 74 | 105 | | | | | | | | 2 V | | 19 | 42 | | | | Barranetta dalar | PRE or CLR | Q or Q | 4.5 V | | 8 | 19 | ns | | | | | | 6 V | | 7 | 15 | | | t <sub>pd</sub> | Propagation delay | CLK | Q or $\overline{\mathbb{Q}}$ | 2 V | | 19 | 42 | | | | | | | 4.5 V | | 8 | 19 | ns | | | | | | 6 V | | 7 | 15 | | | | | | | 2 V | | 9 | 16 | | | t <sub>t</sub> | Transition-time <sup>(1)</sup> | | Q or Q | 4.5 V | | 5 | 9 | ns | | | | | | 6 V | | 4 | 8 | | (1) $t_t = t_r$ or $t_f$ , whichever is larger Copyright © 2020, Texas Instruments Incorporated ### 6.7 Timing Characteristics $C_L$ = 50 pF; over operating free-air temperature range; typical values measured at $T_A$ = 25°C (unless otherwise noted). See Parameter Measurement Information. | | PARAMETI | ER . | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |--------------------|---------------------------|---------------------|-----------------|-----|-----|-----|------| | | | | 2 V | | | 20 | | | f <sub>clock</sub> | Clock frequency | | 4.5 V | | | 64 | MHz | | | | | 6 V | | | 74 | | | | | | 2 V | 8 | 7 | | | | | | PRE or CLR low | 4.5 V | 7 | 5 | | ns | | | Dula a donatia a | | 6 V | 7 | 5 | | | | t <sub>w</sub> | Pulse duration | | 2 V | 10 | 5 | | ns | | | | CLK high or low | 4.5 V | 9 | 3 | | | | | | | 6 V | 8 | 2 | | | | | | | 2 V | 16 | 11 | | ns | | | | Data | 4.5 V | 6 | 1 | | | | | Octor Cost hadaa OUK lass | | 6 V | 3 | 1 | | | | t <sub>su</sub> | Setup time before CLK low | | 2 V | 7 | | | | | | | PRE or CLR inactive | 4.5 V | 0 | | | ns | | | | | 6 V | 0 | | | | | | | | 2 V | 5 | | | ns | | t <sub>h</sub> | Hold time | Data after CLK ↓ | 4.5 V | 3 | | | | | | | | 6 V | 2 | | | | Submit Documentation Feedback Copyright © 2020, Texas Instruments Incorporated #### 6.8 Typical Characteristics #### Figure 1. Output driver resistance in LOW state. Figure 3. Supply current across input voltage, 2-, 2.5-, and 3.3-V supply Figure 2. Output driver resistance in HIGH state. Figure 4. Supply current across input voltage, 4.5-, 5-, and 6-V supply #### 7 Parameter Measurement Information Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_t < 2.5 \text{ ns}$ . For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. #### 8 Detailed Description #### 8.1 Overview Figure 10 describes the SN74HCS72. As the SN74HCS72 is a dual D-Type negative-edge-triggered flip-flop with clear and preset, the diagram below describes one of the two device flip-flops. #### 8.2 Functional Block Diagram Figure 10. Logic Diagram (Positive Logic) for one channel of SN74HCS72 #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times. #### 8.3.2 CMOS Schmitt-Trigger Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law $(R = V \div I)$ . The Schmitt-trigger input architecture provides hysteresis as defined by $\Delta V_T$ in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers. Copyright © 2020, Texas Instruments Incorporated Submit Documentation Feedback #### **Feature Description (continued)** #### 8.3.3 Positive and Negative Clamping Diodes The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Figure 11. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 11. Electrical Placement of Clamping Diodes for Each Input and Output #### 8.4 Device Functional Modes Table 1 lists the functional modes of the SN74HCS72. **Table 1. Function Table** | | INPUTS | OUTPUTS | | | | |-----|--------|--------------|---|------------------|------------------| | PRE | CLR | CLK | D | Q | Q | | L | Н | X | Х | Н | L | | Н | L | X | X | L | Н | | L | L | X | Х | H <sup>(1)</sup> | H <sup>(1)</sup> | | Н | Н | <b>↓</b> | Н | Н | L | | Н | Н | $\downarrow$ | L | L | Н | | Н | Н | L | Х | $Q_0$ | $\overline{Q}_0$ | | Н | Н | Н | X | $Q_0$ | $\overline{Q}_0$ | (1) This configuration is nonstable; that is, it does not persist when $\overline{\mathsf{PRE}}$ or $\overline{\mathsf{CLR}}$ returns to its inactive (high) level. Submit Documentation Feedback ### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74HCS72 is an ideal device for taking a CAN wake-up request and converting it to a power supply enable due to its low power consumption and noise rejecting inputs, which eliminate false triggers. CAN communication can occur when the vehicle ignition is off. Therefore, many circuits are designed to work in a standby or low power mode. Because a CAN wake-up request causes the RX pin to pulse LOW, the SN74HCS72 will trigger off the falling edge enabling the power for the CAN controller. Then the CAN controller powers on for the incoming communication. When communications are finished, the controller sends a reset pulse to the SN74HCS72 and CAN transceiver putting the circuit back into a standby mode. #### 9.2 Typical Application Figure 12. Power Enable Using CAN Wake-up Request #### 9.2.1 Design Requirements The SN74HCS72 device allows flexibility by having complementary outputs for active-high or active-low enables. The supply should be selected such that the device is always powered along with the CAN transceiver. The same supply for both devices is recommended. With the SN74HCS72, a power on reset circuit only requires a resistor (R) and capacitor (C) to create a delay. The R and C values create a delay that is approximately $2.2\times RC$ . In this application, it is desired to have the output $\overline{(Q)}$ in the HIGH state at startup, so R1 and C1 are connected directly to the $\overline{CLR}$ pin, as shown in Figure 12. A second resistor is needed to limit the current into the CAN controller when it sets the circuit back into standby mode. It is required for the R1 resistor to be at least ten times larger than R2 to avoid a divider circuit (R2 $\leq$ 10R1). The D input can be tied either to $V_{CC}$ or ground depending on the desired implementation. In this example, it is tied to $V_{CC}$ to obtain a HIGH signal from $\overline{Q}$ when a wake-up request occurs. #### **Typical Application (continued)** #### 9.2.1.1 Output Considerations In general, the load needs to be considered in the design to determine if the device will have the capability to drive it. For this application, we assume that the flip-flop output is transmitting over a relatively short trace (under 10 cm) to a CMOS input. Primary load factors to consider: - Load Capacitance: approximately 15 pF - See the Switching Characteristics section for the capacitive loads tested with this device. - Increasing capacitance will proportionally increase output transition times. - Decreasing capacitance will proportionally decrease output transition times, and can produce ringing due to very fast transition rates. A 25-Ω resistor can be added in series with the output if ringing needs to be dampened. - Load Current: expected maximum of 10 μA - Leakage current into connected devices. - Parasitic current from other components. - Resistive load current. - Output Voltage: see Electrical Characteristics for output voltage ratings at a given current. - Output HIGH (V<sub>OH</sub>) and output LOW (V<sub>OL</sub>) voltage levels affect the input voltage, V<sub>IH</sub> and V<sub>IL</sub>, respectively, to subsequent devices. #### 9.2.1.2 Input Considerations The SN74HCS72 has Schmitt-trigger inputs. Schmitt-trigger inputs have no limitation on transition rate, however the input voltage must be larger than $V_{T+(max)}$ to be guaranteed to be read as a logic high, and below $V_{T-(min)}$ to be guaranteed to be read as a logic low, as defined in the *Electrical Characteristics*. Do not exceed the values specified in the *Absolute Maximum Ratings* or the device could be damaged. #### 9.2.1.3 Timing Considerations The SN74HCS72 is a clocked device. As such, it requires special timing considerations to ensure normal operation. Primary timing factors to consider: - Maximum clock frequency: the maximum operating clock frequency defined in *Timing Characteristics* is the maximum frequency at which the device is guaranteed to function. This value refers specifically to the triggering waveform, measuring from one trigger level to the next. - Pulse duration: ensure that the triggering event duration is larger than the minimum pulse duration, as defined in the *Timing Characteristics*. - Setup time: ensure that the data has changed at least one setup time prior to the triggering event, as defined in the *Timing Characteristics*. - Hold time: ensure that the data remains in the desired state at least one hold time after the triggering event, as defined in the *Timing Characteristics*. #### 9.2.2 Detailed Design Procedure - Recommended Input Conditions: - Input signals to Schmitt-trigger inputs, like those found on the HCS family of devices, can support unlimited edge rates. - Input thresholds are listed in the Electrical Characteristics. - Inputs include positive clamp diodes. Input voltages can exceed the device's supply so long as the clamp current ratings are observed from the Absolute Maximum Ratings. Do not exceed the absolute maximum voltage rating of the device or it could be damaged. - 2. Recommended Output Conditions: - Load currents should not exceed the value listed in the Absolute Maximum Ratings. - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the #### Typical Application (continued) output current. #### 9.2.3 Application Curve Figure 13. Application timing diagram ### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* table. Each $V_{CC}$ terminal should have a bypass capacitor to prevent power disturbance. For this device, a 0.1- $\mu$ F capacitor is recommended. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminals as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4 channels are used. Such input pins should not be left completely unconnected because the unknown voltages result in undefined operational states. Specified in Figure 14 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is recommended to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it disables the output section of the part when asserted. This pin keeps the input section of the I/Os from being disabled and floated. #### 11.2 Layout Example Figure 14. Layout Example #### 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: - Texas Instruments, Implications of Slow or Floating CMOS Inputs application report - Texas Instruments, Reduce Noise and Save Power with the New HCS Logic Family application report - Texas Instruments, Understanding Schmitt Triggers application report ### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 Community Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74HCS72DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | HCS72 | Samples | | SN74HCS72PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | HCS72 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 #### OTHER QUALIFIED VERSIONS OF SN74HCS72: Automotive: SN74HCS72-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects ### **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HCS72DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HCS72DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.6 | 9.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HCS72PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HCS72PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.85 | 5.45 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 3-Jun-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN74HCS72DR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | | SN74HCS72DR | SOIC | D | 14 | 2500 | 366.0 | 364.0 | 50.0 | | | SN74HCS72PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | | SN74HCS72PWR | TSSOP | PW | 14 | 2000 | 366.0 | 364.0 | 50.0 | | ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated