## SN54F534, SN74F534 OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS D2932, MARCH 1987-REVISED JANUARY 1989 - 3-State Bus-Driving Inverting Outputs - Buffered Control Inputs - Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs - Dependable Texas Instruments Quality and Reliability #### description These 8-bit flip-flops feature three-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops of the 'F534 are edgetriggered D-type flip-flops. On the positive transition of the clock, the Q outputs will be set to the complement of the logic states that were set up at the D inputs. The 'F534 is equivalent to the 'F374 except for having inverted outputs. A buffered output-control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The high-impedance third state provide the capability to drive the bus lines in a bus-organized system without need for interface or pull-up components. The output control does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are off. The SN54F534 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74F534 is characterized for operation from 0°C to 70°C. #### FUNCTION TABLE (EACH FLIP-FLOP) | | NPUTS | OUTPUT | | |----|-------|--------|----| | ठट | CLK | D | ₫ | | L | Ť | Η | Ĺ | | L | 1 | L | Ħ | | L | L | X | ₫0 | | Н | Х | × | Z | SN54F534 . . . J PACKAGE SN74F534 . . . DW OR N PACKAGE (TOP VIEW) SN54F534 . . . FK PACKAGE (TOP VIEW) ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) ## SN54F534, SN74F534 OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS ## absolute maximum ratings over operating free-air temperature range | Supply voltage, V <sub>CC</sub> | = 0.5 V to 7 V | |------------------------------------------------------------------|-----------------| | Input voltage† | -12 V to 7 V | | Input current | -30 mA to 5 mA | | Voltage applied to any output in the disabled or power-off state | -05 V to 55 V | | Voltage applied to any output in the high state | -0.5 V to Vcc | | Current into any output in the low state: SN54F534 | . 0.5 V 10 V(). | | SN74F534 | 48 mA | | Operating free-air temperature range: SN54F534 | -55°C to 125°C | | SN74F534 | | | Storage temperature range | -65°C to 150°C | <sup>&</sup>lt;sup>†</sup> The input voltage ratings may be exceeded provided the input current ratings are observed. ## recommended operating conditions | | | s | SN54F534 | | | SN74F534 | | | |-----------------|--------------------------------|------|----------|------|-----|----------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | ∨cc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | ViH | High-level input voltage | 2 | | • | 2 | | | v | | VIL | Low-level input voltage | | | 0.8 | | | 0.8 | v | | <sup>I</sup> IK | Input clamp current | | | - 18 | | | - 18 | mA | | ЮН | High-level output current | | | - 3 | | | - 3 | mA | | IOL | Low-level output current | | | 20 | | | 24 | mA | | TA | Operating free-air temperature | - 55 | | 125 | 0 | | 70 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | N54F53 | 34 | SN74F534 | | | | |------------------|---------------------------|-------------------------|------|--------|-------|----------|------|-------|----| | PARAMETER | 1531 | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | | V <sub>IK</sub> | $V_{CC} = 4.5 \text{ V},$ | l <sub>j</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = -1 mA | 2.5 | 3.4 | | 2.5 | 3.4 | | | | ∨он | $V_{CC} = 4.5 \text{ V},$ | 1 <sub>OH</sub> = -3 mA | 2.4 | 3.3 | | 2.4 | 3.3 | 3.3 | V | | | V <sub>CC</sub> = 4.75 V, | OH = -1 mA to -3 mA | | | | 2.7 | • | | 1 | | VOL | $V_{CC} = 4.5 \text{ V},$ | OL = 20 mA | | 0.3 | 0.5 | | | | | | *OL | V <sub>CC</sub> = 4.5 V, | IOL = 24 mA | | | | | 0.35 | 0.5 | V | | IOZH | V <sub>CC</sub> = 5.5 V, | $V_0 = 2.7 \text{ V}$ | | | 50 | | | 50 | μА | | IOZL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | - 50 | | | -50 | μА | | lj . | V <sub>CC</sub> = 5.5 V, | V <sub>1</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | l <sub>Н</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μА | | l <u>j</u> L | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0.5 V | | | -0.6 | | | -0.6 | mA | | los <sup>§</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0 | -60 | | - 150 | -60 | | - 150 | mA | | lccz | V <sub>CC</sub> = 5.5 V, | See Note 1 | | 55 | 86 | | 55 | 86 | mA | <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . NOTE 1: ICC is measured with OC at 4.5 V, all other inputs grounded. Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Note 2) | | | | | - 5 V,<br>25°C | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ $T_{A} = \text{MIN to MAX}^{\dagger}$ | | | | UNIT | |-----------------|-------------------------|-----------|-----|----------------|-----------------------------------------------------------------------------------|----------|-----|----------|------| | | | | 'FE | 34 | SN54 | SN54F534 | | SN74F534 | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | . 0 | 100 | 0 | 60 | 0 | 70 | MHz | | CIOCK | Setup time | Data high | 2 | | 2.5 | | 2 | | ns | | t <sub>su</sub> | | Data low | 2 | | 2 | | 2 | | | | | Hold time<br>after CLK1 | Data high | 2 | | 2 | | 2 | | ns | | th | | Data low | 2 | | 2.5 | | 2 | | | | t <sub>w</sub> | Pulse duration | CLK high | 7 | | 7 | | 7 | | ns | | | | CLK low | 6 | | 6 | | 6 | | | ## switching characteristics (see Note 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub><br>R1<br>R2 | = 50<br>= 500<br>= 500<br>= 500 | oF,<br>Ω,<br>Ω, | | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pl<br>R1 = 500 s<br>R2 = 500 s<br>T <sub>A</sub> = MIN | F,<br>Ω,<br>Ω, | , | UNIT | |------------------|--------------------------------------------------|----------------|----------------------------|---------------------------------|-----------------|-----|-----------------------------------------------------------------------------------------------------|----------------|------|----------| | | ļ | ł | | 'F534 | | | SN74 | 74F534 | | | | | 1 | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | <u> </u> | | f <sub>max</sub> | | <del> </del> | 100 | | | 60 | | 70 | | MHz | | tPLH | CLK | <u> </u> | 3.2 | 6.1 | 8.5 | 3.2 | 10.5 | 3.2 | 10 | ns | | tPHL | | 1 a | 3.2 | 6.1 | 8.5 | 3.2 | 11 | 3.2 | 10 | 113 | | | <del> </del> | | 1.2 | 8.6 | 11.5 | 1.2 | 14 | 1.2 | 12.5 | | | tPZH | ठट | ٥ | 1.2 | 5.4 | 7.5 | 1.2 | 10 | 1.2 | 8.5 | ns | | tPZL | ос | | 1.2 | 4.9 | 7 | 1.2 | 8 | 1.2 | 8 | | | tPHZ<br>tPLZ | | Δ . | 1.2 | 3.9 | 5.5 | 1.2 | 7.5 | 1.2 | 6.5 | ns | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under Recommended Operating Conditions. NOTE 2: Load circuits and waveforms are shown in Section 1.