## National Semiconductor is now part of Texas Instruments. Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services. # DS96172/DS96174 RS-485/RS-422 Quad Differential Line Drivers #### **General Description** The DS96172 and DS96174 are high speed goad differential line drivers designed to meet EIA Standard RS-485. The devices have TRI-STATE® outputs and are optimized for balanced multipoint data bus transmission at rates up to 10 Mbps. The drivers have wide positive and negative common mode range for multipoint applications in noisy environments. Positive and negative current-limiting is provided which protects the drivers from line fault conditions over a +12V to -7.0V common mode range. A thermal shutdown feature is also provided and occurs at junction temperature of approximately 160°C. The DS96172 features an active high and active low Enable, common to all four drivers. The DS96174 features separate active high Enables for each driver pair. Compatible RS-485 receivers, transceivers, and repeaters are also offered to provide optimum bus performance. The respective device types are DS96173, DS96175, DS96176 AND DS96177. #### **Features** - Meets EIA Standard RS-485 and RS-422A - Monotonic differential output switching - Transmission rate to 10 Mbs - TRI-STATE outputs - Designed for multipoint bus transmission - Common mode output voltage range: -7V to +12V - Operates from single +5V supply - Thermal shutdown protection - DS96172/DS96174 are lead and function compatible with the SN75172/75174 or the AM26LS31/MC3487 respectively #### **Connection Diagrams** 16-Lead DIP DS96172 Top View TL/F/9626-1 16-Lead DIP DS96174 **Top View** TOP YIEV Order Number DS96172CJ or DS96174CJ See NS Package Number J16A Order Number DS96172CN or DS96174CN See NS Package Number N16A TL/F/9626-2 ## Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Office/Distributors for availability and | a specifications. | |-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | Storage Temperature Range<br>Ceramic DIP<br>Molded DIP | -65°C to +175°C<br>-65°C to +150°C | | Operating Temperature Range | 0°C to +70°C | | Lead Temperature<br>Ceramic DIP (soldering, 60 sec.)<br>Molded DIP (soldering, 10 sec.) | 300°C<br>265°C | | Supply Voltage | 7V | | Enable Input Voltage | 5.5V | | Maximum Power Dissipation* J-Cavity Package N-Molded Package *Derate cavity package 14 mW/*C above 25°C; del f6 mW/*C above 25°C. | 25°C<br>1.74W<br>1.98W<br>rate molded DIP package | | | | ## Recommended Operating Conditions | | Min | Тур | Max | Units | |-----------------------------------|------|-----|------|-------| | Supply Voltage (V <sub>CC</sub> ) | 4.75 | 5 | 5.25 | V | | Common Mode Output | | | | | | Voltage (V <sub>OC</sub> ) | -7 | | +12 | V | | Output Current HIGH (IOH) | | | -60 | mΑ | | Output Current LOW (IOL) | | | 60 | mΑ | | Operating Temperature (TA) | 0 | 25 | 70 | °C | #### **Electrical Characteristics** over recommended temperature and supply voltage ranges, unless otherwise specified (Notes 2 and 3) | Symbol | Parameter | c | onditions | Min | Тур | Max | Units | |---------------------|----------------------------------------------------------------|---------------------------------------------------|-----------------|-----|-----|-------|-------| | VIH | Input Voltage HIGH | | | 2 | | | ٧ | | V <sub>IL</sub> | Input Voltage LOW | | | | | 0.8 | ٧ | | V <sub>OH</sub> | Output Voltage HIGH | I <sub>OH</sub> = -20 | mA | | 3.1 | | ٧ | | V <sub>OL</sub> | Output Voltage LOW | I <sub>OL</sub> = 20 m | 4 | | 0.8 | | ٧ | | V <sub>IC</sub> | Input Clamp Voltage | I <sub>I</sub> = -18 m | A . | | | -1.5 | ٧ | | V <sub>OD1</sub> | Differential Output Voltage | $I_O = 0 \text{ mA}$ | | | | 6 | ٧ | | V <sub>OD2</sub> | Differential Output Voltage | $R_L = 54\Omega$ , | Figure 1 | 1.5 | 2 | | ٧ | | | | $R_L = 100\Omega$ | , Figure 1 | 2 | 2.3 | | ٧ | | ΔIV <sub>OD</sub> I | Change in Magnitude of Differential<br>Output Voltage (Note 4) | $R_L = 54\Omega$ or $100\Omega$ , <i>Figure 1</i> | | | | ± 0.2 | ٧ | | Voc | Common Mode Output Voltage (Note 5) | R <sub>L</sub> = 54Ω, Figure 1 | | | | 3 | ٧ | | Δ V <sub>OC</sub> | Change in Magnitude of Common Mode<br>Output Voltage (Note 4) | | | | | ±0.2 | ٧ | | lo | Output Current with Power Off | $V_{CC} = 0V, V_{O} = -7.0V \text{ to } 12V$ | | | | ±100 | μΑ | | loz | High Impedance State Output Current | $V_0 = -7.0V \text{ to } 12V$ | | | ±50 | ±200 | μA | | I <sub>IH</sub> | Input Current HIGH | V <sub>1</sub> = 2.7V | | | | 20 | μΑ | | I <sub>IL</sub> | Input Current LOW | $V_1 = 0.5V$ | | | | -100 | μА | | los | Short Circuit Output Current $V_O = -7.0V$ | hort Circuit Output Current $V_O = -7.0V$ | | | | -250 | | | (Note 6) | | $V_O = 0V$ | | | | - 150 | mA | | | | $V_{O} = V_{CC}$ | | | | 150 | '''' | | | | | | | | 250 | | | lcc | Supply Current (All Drivers) | No Load | Outputs Enabled | | 50 | 70 | m/ | | | | Output Disabled | | | 50 | 60 | | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|-----------------------------------------------------|----------------------------------------|-----|-----|-----|-------| | t <sub>DD</sub> | Differential Output Delay Time | $R_L = 60\Omega$ , Figure 2 | | 15 | 25 | ns | | t <sub>TD</sub> | Differential Output Transition Time | | | 15 | 25 | ns | | t <sub>PLH</sub> | Propagation Delay Time,<br>Low-to-High Level Output | $R_L = 27\Omega$ , Figure 3 | | 12 | 20 | ns | | t <sub>PHL</sub> | Propagation Delay Time,<br>High-to-Low Level Output | | | 12 | 20 | ns | | t <sub>PZH</sub> | Output Enable Time to High Level | R <sub>L</sub> = 110Ω, <i>Figure 4</i> | | 30 | 45 | ns | | t <sub>PZL</sub> | Output Enable Time to Low Level | $R_L = 110\Omega$ , Figure 5 | | 30 | 45 | ns | | t <sub>PHZ</sub> | Output Disable Time from High Level | R <sub>L</sub> = 110Ω, <i>Figure 4</i> | | 25 | 35 | ns | | t <sub>PLZ</sub> | Output Disable Time from Low Level | R <sub>L</sub> = 110Ω, Figure 5 | | 30 | 45 | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the 0°C to +70°C range for the DS96172/DS96174. All typicals are given for $V_{CC} = 5V$ and $T_A = 25$ °C. Note 3: All currents into the device pins are positive; all currents out of the device pins are negative. All voltages are referenced to ground unless otherwise specified. Note 4: $\Delta |V_{OD}|$ and $\Delta |V_{OC}|$ are the changes in magnitude of $V_{OD}$ and $V_{OC}$ respectively, that occur when the input is changed from a high level to a low level. Note 5: In EIA Standards RS-422A and RS-485, $V_{OC}$ , which is the average of the two output voltages with respect to ground, is called output offset voltage, $V_{OS}$ . Note 8: Only one output at a time should be shorted. #### **Parameter Measurement Information** FIGURE 1. Differential and Common Mode Output Voltage FIGURE 2. Differential Output Delay and Transition Times ### Parameter Measurement Information (Continued) FIGURE 3. Propagation Delay Times FIGURE 4. tpzH and tpHZ FIGURE 5. tpzL and tpLZ Note 1: The input pulse is supplied by a generator having the following characteristics: PRR = 1.0 MHz, duty cycle = 50%, $t_{\rm f} \le 5.0$ ns, $t_$ Note 2: $C_L$ includes probe and jig capacitance. Note 3: DS96172 with active high and active low Enables is shown here. DS96174 has active high Enable only. Note 4: To test the active low Enable E of DS96172, ground E and apply an inverted waveform to E. DS96174 has active high Enable only. ### **Function Tables** DS96172 | Input | Enables | | Out | puts | |-------|---------|---|-----|------| | A | E | Ē | Y | z | | Н | н | X | н | L | | L | н | χ | L | н | | H | Х | L | н | L | | L | X | L | L | Н | | x | L | Н | Z | Z | #### DS96174 | Input | Enable | Outputs | | | |-------|---------|---------|---|--| | | Linabic | Y | Z | | | Н | Н | Н | L | | | L | н | L | н | | | X | L | Z | Z | | H = High Level L = Low Level X = Immaterial ow Level Z = High Impedance (off) ## **Typical Application** TL/F/9626-13 FIGURE 6 Note: The line length should be terminated at both ends in its characteristic impedance. Stub lengths off the main line should be kept as short as possible.