9 ### +2.5V to +5.5V. Low-Power, Single/Dual, 8-Bit Voltage-Output DACs in µMAX Package #### **General Description** The MAX548A/MAX549A/MAX550A serial, 8-bit voltageoutput digital-to-analog converters (DACs) operate from a single +2.5V to +5.5V supply. Their ±1LSB TUE specification is guaranteed over temperature. Operating current (supply current plus reference current) is typically 75uA per DAC with Vnn = 2.5V. In shutdown, the DAC is disconnected from the reference, reducing current drain to less than 1µA. The MAX548A/MAX549A allow each DAC to be shut down independently. The 10MHz, 3-wire serial interface is compatible with SPI™/QSPI™ and Microwire™ interface standards. Double-buffered inputs provide flexibility when updating the DACs; the input and DAC registers can be updated individually or simultaneously. The MAX548A is a dual DAC with an asynchronous load input; it uses Vpp as the reference input. The MAX549A is a dual DAC with an external reference input. The MAX550A is a single DAC with an external reference input and an asynchronous load input. The MAX548A/MAX549A/MAX550A's low power consumption and small µMAX and DIP packages make these devices ideal for portable and battery-powered applications. ### **Applications** Battery-Powered Systems VCXO Control Comparator-Level Settings GaAs Amp Bias Control Digital Gain and Offset Control #### Features - ♦ +2.5V to +5.5V Single-Supply Operation - + ±1LSB (max) TUE - ♦ Power-On Reset Clears All Registers to Zero - **♦ Low Operating Current:** 150uA (MAX548A/MAX549A, VREF = +2.5V) $75\mu A (MAX550A, VREF \approx +2.5V)$ - ♦ 1µA Shutdown Mode - ♦ 10MHz, 3-Wire Serial Interface Compatible with SPI/QSPI and Microwire - ♦ uMAX Package—50% Smaller than 8-Pin SO - **♦ Independent Shutdown of DACs** (MAX548A/MAX549A) #### Ordering Information | PART | TEMP. RANGE | PIN-PACKAGE | |------------|----------------|---------------| | MAX548ACPA | 0°C to +70°C | 8 Plastic DIP | | MAX548ACUA | 0°C to +70°C | 8 µMAX | | MAX548AC/D | 0°C to +70°C | Dice* | | MAX548AEPA | -40°C to +85°C | 8 Plastic DIP | | MAX548AEUA | -40°C to +85°C | 8 µMAX | #### Ordering Information continued at end of data sheet. \*Dice are specified at T<sub>A</sub> = +25°C, DC parameters only. †Contact factory for availability of 8-pin SO package. #### Selector Guide | FEATURE | MAX548A | MAX549A | MAX550A | |--------------------------------|---------|----------|----------| | Number of DACs | 2 | 2 | 1 | | DAC Reference | VDD | External | External | | Asynchronous<br>Load DAC Input | ٧ | _ | 1 | | µМАХ Раскаде | 1 | 1 | 1 | SPI and OSPI are trademarks of Motorola Inc. Microwire is a trademark of National Semiconductor Corp. ### Pin Configurations Maxim Integrated Products MIXNM For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800 For small orders, phone 408-737-7600 ext. 3468. #### **ABSOLUTE MAXIMUM RATINGS** | VDD, SCLK, DIN, CS, LDAC, OUT_ to GND0.3V to 6V | |-------------------------------------------------| | REF to GND0.3V to (V <sub>DD</sub> + 0.3V) | | Maximum Current (any pin)±50mA | | Continuous Power Dissipation (TA = +70°C) | | Plastic DIP (derate 9.09mW/°C above +70°C)727mW | | µMAX (derate 4.10mW/°C above +70°C)330mW | | Operating Temperature Ranges | | |-------------------------------------|----------------| | MAX5AC_ A | 0°C to +70°C | | MAX5AE_ A | 40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10sec) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD} = +2.5V \text{ to } +5.5V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------|----------------------------|-----------------------------------------|--------------------|------|--------------------|-------------| | STATIC PERFORMANCE | | 1 | | <u>'</u> | | | <del></del> | | Resolution | N | | | 8 | | | Bits | | Differential Nonlinearity | DNL | Guaranteed | MAX5AEUA (Note 1) | | | ±0.9 | LSB | | Differential Normieanty | DINL | monotonic | All others | | | ±0.9 | LOB | | Total Unadjusted Error | TUE | | MAX5AEUA (Note 1) | | | ±1 | LSB | | rotal orladjusted Error | , OE | L | All others | | | ±1 | LOD | | Zero-Code Error | ZCE | | | | | ±1 | LSB | | Full-Scale Error . | FSE | | | | | ±1 | LSB | | REFERENCE INPUT | | | | | | | | | Reference Input<br>Voltage Range | VREF | MAX549A/MAX<br>performance | K550A for specified | 2.5 | | V <sub>DD</sub> | V | | Reference Input Resistance | _ | MAX549A | <del> </del> | 16.7 | | | | | DAC Code = 55 Hex (Note 2) | RREF | MAX550A | *************************************** | | 33.3 | | kΩ | | | | MAYEADA | VDD = VREF = 5.5V | | 330 | 550 | | | Reference Input Current | IREF | MAX549A | VDD = VREF = 2.5V | | 150 | 250 | | | DAC Code = 55 Hex (Note 3) | | MAYEROA | VDD = VREF = 5.5V | | 165 | 275 | μΑ | | | | MAX550A | VDD = VREF = 2.5V | | 75 | 125 | | | DAC OUTPUT | | | | | | | | | DAC Color a Vallage Color | | MAX548A | | 0 | | VDD | V | | DAC Output Voltage Swing | | MAX549A/MA | (550A | 0 | | VREF | V | | DAC Output Resistance | Rout | | | | 33.3 | | kΩ | | DAC Output Resistance<br>Matching | ΔRout/<br>Rout | MAX548A/MAX | (549A | | ±0.2 | | % | | DIGITAL INPUTS | | | · · · · · · · · · · · · · · · · · · · | | | | | | Input High Voltage | ViH | | | 0.7V <sub>DD</sub> | | | V | | Input Low Voltage | VIL | | | | | 0.3V <sub>DD</sub> | V | | Input Current | lin | VIN = OV or Vo | D | | | ±1 | μA | | Input Capacitance (Note 4) | Cin | | | | | 10 | pF | #### **ELECTRICAL CHARACTERISTICS (continued)** (VDD = +2.5V to +5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C) | PARAMETER | SYMBOL | CONE | MIN | TYP | MAX | UNITS | | |--------------------------------------|--------|----------------------------------------------------------|----------------------------------|-----|-------|---------------|--------| | DYNAMIC PERFORMANCE | | | | | | | · | | Digital Feedthrough and<br>Crosstalk | | CS = high, all digital in | nputs from 0V to V <sub>DD</sub> | | 50 | | nV-sec | | Voltage-Output Settling Time | | To ±1/2LSB, CL = 20p | oF . | | 4 | · <del></del> | μs | | Voltage-Output Slew Rate | | Ct = 20pF | V <sub>DD</sub> = 2.5V | | 1.4 | | | | voltage-Output Siew hate | | CL = 20pr | $V_{DD} = 5.5V$ | | 3.1 | | V/µs | | Wake-Up Time at Power-Up | | CL = 20pF | | | 4 | | μs | | POWER SUPPLIES | | | | | | | | | Supply Voltage Range | VDD | Outputs unloaded, all | inputs = GND or V <sub>DD</sub> | 2.5 | | 5.5 | V | | Supply Current (MAX548A) | Ipp | Outputs unloaded,<br>all inputs = GND or | V <sub>DD</sub> = 5.5V | | 330 5 | | | | Supply Surrent (Miroto-torty | .00 | V <sub>DD</sub> (Note 5) | $V_{DD} = 2.5V$ | | 150 | 250 | μА | | Supply Current<br>(MAX549A/MAX550A) | aal | Outputs unloaded, all inputs = GND or VDD;<br>VDD = 5.5V | | | 0.3 | 10 | μA | | Shutdown Current | | Shutdown mode | | 0.3 | | μA | | #### **TIMING CHARACTERISTICS** (VDD = +2.5V to +5.5V, TA = TMIN to TMAX, unless otherwise noted. Digital inputs switching from 0V to VDD.) (Figure 3) (Note 4) | PARAMETER | SYMBOL | CONDITIONS | MIN TY | MAX | UNITS | | |--------------------------------|---------------|------------------------|--------|---------------------------------------|-------|--| | SCLK Pulse Width High | tch | | 40 | | ns | | | SCLK Pulse Width Low | tCL | | 40 | · · · · · · · · · · · · · · · · · · · | ns | | | DIN to SCLK High Setup | tos | | 30 | | ns | | | DINIA COLK LESS Hold | ***** | V <sub>DD</sub> = 2.5V | 0 | | | | | DIN to SCLK High Hold | tDH | V <sub>DD</sub> = 5.5V | 10 | | ns | | | CS Low to SCLK High Setup | tcsso | | 30 | , | ns | | | CS High to SCLK High Setup | tcss1 | | 30 | | ns | | | SCLK High to CS Low Hold | tcsH0 | | 10 | | ns | | | Delay COLVADah ta COLUM | tagus | V <sub>DD</sub> = 2.5V | 10 | | | | | Delay, SCLK High to CS High | tcsH1 | V <sub>DD</sub> = 5.5V | 20 | | ns | | | CS Pulse Width High | tcsw | | 40 | | ns | | | SCLK Period | tcp | | 80 | | ns | | | LDAC Pulse Width Low | t <u>LDAC</u> | MAX548A/MAX550A only | 50 | | ns | | | CS High to LDAC Low | tcsld | MAX548A/MAX550A only | 50 | | ns | | | V <sub>DD</sub> High to CS Low | | | 5 | | μs | | - Note 1: Cold temperature specifications (to -40°C) guaranteed by design using six sigma design limits. - Note 2: Worst-case input resistance at REF occurs at DAC code 55 hex. - Note 3: Worst-case reference input current occurs at DAC code 55 hex. - Note 4: Guaranteed by design. Not production tested. - Note 5: IDD measured with DACs loaded with worst-case DAC code 55 hex. ### Typical Operating Characteristics $(V_{DD} = V_{REF} = 2.5V, R_L = 1M\Omega, C_L = 15pF, T_A = +25^{\circ}C, unless otherwise noted.)$ MAX549A/MAX550A #### DIGITAL FEEDTHROUGH ### Typical Operating Characteristics (continued) $(VDD = VREF = 2.5V, R_L = 1M\Omega, C_L = 15pF, T_A = +25^{\circ}C, unless otherwise noted.)$ ### Pin Description | PIN | | NAME | FUNCTION | | |---------|---------|--------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX548A | MAX549A | MAX550A | NAME | FUNCTION | | 1 | 1 | 1 | GND | Ground | | 2 | 2 | | OUTA | DAC A Output Voltage | | | | 2 | OUT | DAC Output Voltage | | 3 | 3 | 3 | <u>cs</u> | Chip-Select Input. A logic low on $\overline{\text{CS}}$ enables serial data to be clocked into the input shift register. Programming commands are executed at $\overline{\text{CS}}$ 's rising edge. | | 4 | 4 | 4 | DIN | Serial-Data Input. Data is clocked into the 16-bit input shift register on SCLK's rising edge. | | 5 | 5 | 5 | SCLK | Serial-Clock Input. Data is clocked in on SCLK's rising edge. | | 6 | | 6 | LDAC | Load DAC Input. After $\overline{\text{CS}}$ goes high and if programmed by the control word, a falling edge on $\overline{\text{LDAC}}$ updates the DAC latch(es). Connect $\overline{\text{LDAC}}$ to $V_{DD}$ if unused. | | 7 | 6 | <del>-</del> | OUTB | DAC B Output Voltage | | _ | 7 | 7 | REF | External Reference Voltage Input for DAC(s) | | 8 | 8 | 8 | V <sub>DD</sub> | Positive Power Supply (+2.5V to +5.5V) | 9 #### **Detailed Description** #### **Analog Section** The MAX548A/MAX549A/MAX550A are 8-bit, voltageoutput digital-to-analog converters (DACs). The MAX548A/MAX549A are dual DACs, and the MAX550A is a single DAC. Each DAC consists of an R-2R ladder network that converts 8-bit digital inputs into equivalent analog output voltages in proportion to the applied reference voltage (Figure 1). The DACs feature double-buffered inputs and unbuffered outputs. The MAX549A/MAX550A require an external reference. The MAX548A's reference inputs are internally connected to VDD. The power-supply range is from +2.5V to +5.5V. #### Reference Input The voltage applied at REF (VDD for the MAX548A) sets the full-scale output for all the DACs and may range from +2.5V to VDD. The REF input resistance is code dependent, with the lowest value occurring with code 01010101 (55 hex). To minimize INL errors, the reference voltage source should have less than $3\Omega$ output impedance. #### DAC Output The MAX548A/MAX549A/MAX550A contain DACs with unbuffered outputs; each output connects directly to an R-2R ladder. Typical output impedance is 33.3k $\Omega$ . This configuration minimizes power consumption and reduces offset errors. For highest accuracy, apply high resistive loads (1M $\Omega$ and up). Lower resistive loads can be driven, but output loading increases full-scale error. The magnitude of the expected error is the ratio of the DAC output resistance to the DC load resistance at the output. Typically, an energy pulse is coupled into the DAC output on CS's rising edge. Since each DAC output is unbuffered, connecting a small capacitor (200pF to 1000pF) from the output to ground creates a lowpass filter that effectively suppresses the pulse for sensitive applications (see *Typical Operating Characteristics*). #### Shutdown Mode When the MAX548A/MAX549A/MAX550A are in shutdown mode, the R-2R ladder disconnects from the reference source. The MAX549A/MAX550A supply current does not change, but the REF input current decreases to less than 1µA. This allows the externally applied system reference to remain active with minimal power consumption. The MAX548A supply current also decreases to less than 1µA in shutdown mode. When the MAX548A/MAX549A/MAX550A exit shutdown mode, recovery time is equivalent to the DAC's settling time. #### Serial Interface The serial interface is SPI/QSPI and Microwire compatible. An active-low chip select ( $\overline{CS}$ ) enables the input shift register to receive data from the serial input (DIN). Data is clocked into the shift register on the rising edge of the serial-clock signal (SCLK). The clock frequency can be as high as 10MHz. Transmit data MSB first in one 16-bit word or two 8-bit bytes. The write cycle can be segmented to allow two 8-bit-wide transfers when CS remains low. After all 16 bits are clocked into the input shift register, a rising Figure 1. DAC Simplified Circuit Diagram edge on $\overline{\text{CS}}$ programs the DAC. The input registers can be loaded independently or simultaneously without updating the DAC registers. This allows both DAC registers to be updated simultaneously with different digital values. The DAC outputs reflect the data stored in the DAC registers. LDAC can be used to asynchronously update the DAC registers independently of $\overline{\text{CS}}$ (MAX5548A/MAX550A). With C1 set high, setting C0 in the control word forces the DAC register(s) to be updated on $\overline{\text{LDAC}}$ 's falling edge, rather than $\overline{\text{CS}}$ 's rising edge (Table 1). #### Initialization The MAX548A/MAX549A/MAX550A have an internal power-on reset. At power-up, all internal registers are reset to zero; therefore, an initialization write sequence is not necessary. #### Serial-Input Data Format and Control Codes The control byte determines which input registers/DAC registers are updated (Table 1). The DAC input registers are updated on the rising edge of $\overline{CS}$ . The DAC registers can be updated on $\overline{CS}$ 's rising edge or on $\overline{LDAC}$ 's falling edge after $\overline{CS}$ goes high. Bit C0 of the control byte determines how the DAC registers are updated for the MAX548A/MAX550A. The MAX549A has no $\overline{LDAC}$ pin; the DAC registers are always updated on $\overline{CS}$ 's rising edge (C0 in the control byte has no effect). Tables 2, 3, and 4 list the serial-input command format for the MAX548A, MAX549A, and MAX550A, respectively. The 16-bit input word consists of an 8-bit control byte and an 8-bit data byte. The control byte is not decoded internally. Every control bit performs one Table 1. Control-Byte/Input-Word Bit Definitions | | BIT NAME | STATE | OPERATION | |--------------|----------|-------|--------------------------------------------------------------------| | | UB1* | Х | Unassigned Bit 1 | | | UB2 | X | Unassigned Bit 2 | | | UB3 | Х | Unassigned Bit 3 | | | C2 | 0 | Power-Up Mode | | | C2 | 1 | Power-Down Mode | | | C1 | 0 | DAC Register Load Operation Disabled | | CONTROL BYTE | C1 | 1 | DAC Register Load Operation Enabled | | | C0 | 0 | DAC Register Updated on CS's Rising Edge | | | C0 | 1 | DAC Register Updated on LDAC's Falling Edge (MAX549A = Don't Care) | | | A1 | 0 | Do Not Address DAC B (MAX550A = Don't Care) | | | A1 | 1 | Address DAC B (MAX550A = Don't Care) | | | A0 | 0 | Do Not Address DAC A | | | A0 | 1 | Address DAC A | | | D7 | | DAC Data Bit 7 (MSB) | | | D6 | _ | DAC Data Bit 6 | | | D5 | | DAC Data Bit 5 | | DATA | D4 | | DAC Data Bit 4 | | BYTE | D3 | | DAC Data Bit 3 | | | D2 | | DAC Data Bit 2 | | | D1 | | DAC Data Bit 1 | | | D0** | _ | DAC Data Bit 0 (LSB) | X = Don't care \*Clocked in first \*\*Clocked in last MIXAM function. Data is clocked in starting with unassigned bit 1 (UB1), followed by the remaining control bits and the DAC data byte. The data byte's LSB (D0) is the last bit clocked into the input register (Figure 2). Table 5 is an example of a 16-bit input word that performs the following functions: - Loads 80 hex (128 decimal) into the DAC input register (DAC A for the MAX548A/MAX549A) - Updates the DAC register(s) on CS's rising edge. Table 6 shows how to calculate the output voltage based on the input code. Figure 3 gives detailed timing information. Figure 2. Serial-Interface Timing Diagram Figure 3. Detailed Serial-Interface Timing Diagram #### 9 # +2.5V to +5.5V, Low-Power, Single/Dual, 8-Bit Voltage-Output DACs in µMAX Package Table 2. MAX548A Serial-Interface Programming Commands | | | CONT | FROL | BYTE | | | | DATA BYTE | | | |-----|--------|--------------|-------|-------|------|------|-------------|----------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Loaded First | | | | | Loaded Last | LDAC | COMMAND (Commands executed on CS's rising edge) | | | UB1 | UB2 | UB3 | C2 | C1 | C0 | A1 | A0 | D7D0 | Pin 6 | (Communas excounce on CO a rising eage) | | UNA | SSIGNE | D CON | MAN | DS | | | | | | | | Χ | Х | Х | 0 | 0 | Х | 0 | 0 | XXXXXXXX | X | Unassigned command | | Х | X | Х | 1 | X | X | 0 | 0 | XXXXXXXX | Х | Unassigned operation | | COM | MANDS | LOAD | ING I | NPUT | REG | STEF | 1(S) O | NLY | | | | х | x | Х | 0 | 0 | Х | 0 | 1 | 8-Bit DAC Data | × | Load DAC A input register, DAC B input register and both DAC registers unchanged. | | Х | х | х | 0 | 0 | × | 1 | 0 | 8-Bit DAC Data | х | Load DAC B input register. DAC A input register and both DAC registers unchanged. | | Х | Х | х | 0 | 0 | х | 1 | 1 | 8-Bit DAC Data | × | Load both DAC input registers. Both DAC registers unchanged. | | COM | MANDS | UPDA | TING | DAC | REGI | STER | (S) | | | | | х | х | × | 0 | 1 | 0 | 0 | 0 | xxxxxxx | х | Update both DAC registers with current contents of their input registers. Both input registers unchanged. | | Х | х | Х | 0 | 1 | 0 | 0 | 1 | 8-Bit DAC Data | х | Load DAC A input register and update both DAC registers. DAC B input register unchanged. | | Х | х | х | 0 | 1 | 0 | 1 | 0 | 8-Bit DAC Data | × | Load DAC B input register and update both DAC registers, DAC A input register unchanged. | | х | х | Х | 0 | 1 | 0 | 1 | 1 | 8-Bit DAC Data | × | Load both DAC input registers and update both DAC registers. | | Х | х | х | 0 | 1 | 1 | 0 | 0 | xxxxxxx | 0 | Update both DAC registers with current contents of their input registers. Both input registers unchanged. | | Х | х | х | 0 | 1 | 1 | 0 | 1 | 8-Bit DAC Data | 0 | Load DAC A input register and update both DAC registers. DAC B input register unchanged. | | Х | Х | х | 0 | 1 | 1 | 1 | 0 | 8-Bit DAC Data | 0 | Load DAC B input register and update both DAC registers. DAC A input register unchanged. | | Х | × | х | 0 | 1 | 1 | 1 | 1 | 8-Bit DAC Data | 0 | Load both DAC input registers and update both DAC registers. | | COM | MAND | UTILIZ | ZING | THE A | SYN | CHRC | NOU | S LOAD FUNCTIO | N | | | x | х | × | 0 | 1 | 1 | 0 | 0 | xxxxxxxx | 1 | After CS's rising edge and on LDAC's falling edge, update both DAC registers with current contents of their input registers. Both input registers unchanged. | | x | x | × | 0 | 1 | 1 | 0 | 1 | 8-Bit DAC Data | 1 | Load DAC A input register. After CS's rising edge and on LDAC's falling edge, update both DAC registers. | | х | х | x | 0 | 1 | 1 | 1 | 0 | 8-Bit DAC Data | 1 | Load DAC B input register. After CS's rising edge and on LDAC's falling edge, update both DAC registers. | | Х | × | x | 0 | 1 | 1 | 1 | 1 | 8-Bit DAC Data | 1 | Load both DAC input registers. After CS's rising edge and on LDAC's falling edge, update both DAC registers. | Table 2. MAX548A Serial-Interface Programming Commands (continued) COMMANDS FOR POWERING DOWN | CONTROL BYTE | | | | | DATA BYTE | LDAC | 00444410 | | | | |--------------|-------|------|------|-----|-----------|-------|----------|----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | Loaded Last | LDAC | COMMAND (Commands executed on CS's rising edge) | | UB1 | UB2 | UB3 | C2 | C1 | CO | A1 | A0 | D7D0 Pin | | | | COM | MANDS | POWE | RING | DOW | N ANI | D LO | DING | INPUT REGISTE | R(S) ONL | Y | | х | х | х | 1 | 0 | Х | 0 | 1 | 8-Bit DAC Data | х | Load DAC A input register and power down DAC A. DAC B registers unchanged. | | × | x | × | 1 | 0 | Х | 1 | 0 | 8-Bit DAC Data | х | Load DAC B input register and power down DAC B. DAC A registers unchanged. | | х | х | х | 1 | 0 | Х | 1 | 1 | 8-Bit DAC Data | х | Load both DAC input registers and power down both DACs. Both DAC registers unchanged | | COM | MANDS | POWE | RING | DOW | N ANI | O UPE | R(S) | | | | | х | × | × | 1 | 1 | 0 | 0 | 1 | 8-Bit DAC Data | Х | Load DAC A input register, power down DAC A,<br>and update both DAC registers. DAC B input<br>register unchanged. | | х | × | х | 1 | 1 | 0 | 1 | 0 | 8-Bit DAC Data | х | Load DAC B input register, power down DAC B, and update both DAC registers. DAC A input register unchanged. | | Х | × | х | 1 | 1 | 0 | 1 | 1 | 8-Bit DAC Data | х | Load both DAC input registers, power down both DACs, and update both DAC registers. | | х | x | х | 1 | 1 | 1 | 0 | 1 | 8-Bit DAC Data | 0 | Load DAC A input register, power down<br>DAC A, and update both DAC registers. DAC B<br>input register unchanged. | | х | × | х | 1 | 1 | 1 | 1 | 0 | 8-Bit DAC Data | 0 | Load DAC B input register, power down DAC B, and update both DAC registers. DAC A input register unchanged. | | х | х | × | 1 | 1 | 1 | 1 | 1 | 8-Bit DAC Data | 0 | Load both DAC input registers and power down both DACs. Update both DAC registers. | | COM | MANDS | POWE | RING | DOW | N ANI | UTI | LIZIN | G THE ASYNCHR | ONOUS L | OAD FUNCTION | | x | x | × | 1 | 1 | 1 | 0 | 4 | 8-Bit DAC Data | 1 | Load DAC A input register and power down DAC A. While powered down, on LDAC's falling edge, update both DAC registers. DAC B input register unchanged. | | х | x | x | 1 | 1 | 1 | 1 | 0 | 8-Bit DAC Data | 1 | Load DAC B input register and power down DAC B. While powered down, on LDAC's falling edge, update both DAC registers. DAC A input register unchanged. | | Х | х | x | 1 | 1 | 1 | 1 | 1 | 8-Bit DAC Data | 1 | Load both DAC input registers and power down both DACs. While powered down, on LDAC's falling edge, update both DAC registers. | X = Don't care Table 3. MAX549A Serial-Interface Programming Commands | CONTROL BYTE | | | | | | DATA BYTE | COMMAND | | | | | | |-----------------------------------|-------|------|-------|------|-------|-------------|-----------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------|--|--|--| | Loaded First | | | | | | Loaded Last | (Commands executed on CS's rising edge) | | | | | | | UB1 | UB2 | UB3 | C2 | C1 | CO | A1 | AO | D7D0 | | | | | | UNASSIGNED COMMAND | | | | | | | | | | | | | | Х | Х | Х | Х | 0 | Х | 0 | 0 | XXXXXXXX | Unassigned command | | | | | COM | MANDS | LOAD | ING I | NPUT | REG | STEF | 1(S) O | NLY | | | | | | Χ | Х | Х | 0 | 0 | Х | 0 | 1 | 8-Bit DAC Data | Load DAC A input register. DAC registers unchanged. | | | | | Х | Х | Х | Os. | 0 | X, | 1 | 0 | 8-Bit DAC Data | Load DAC B input register. DAC registers unchanged. | | | | | Х | Х | х | 0 | 0 | х | 1 | 1 | 8-Bit DAC Data | Load both DAC input registers. DAC registers unchanged. | | | | | COMMANDS UPDATING DAC REGISTER(S) | | | | | | | | | | | | | | Х | х | х | х | 1 | х | 0 | 0 | xxxxxxx | Update both DAC registers with current contents of their input registers. Both input registers unchanged. | | | | | Х | х | Х | 0 | 1 | X | 0 | 1 | 8-Bit DAC Data | Load DAC A input register and update both DAC registers. DAC B input register unchanged. | | | | | х | х | х | 0 | 1 | х | 1 | 0 | 8-Bit DAC Data | Load DAC B input register and update both DAC registers. DAC A input register unchanged. | | | | | Х | х | Х | 0 | 1 | Х | 1 | 1 | 8-Bit DAC Data | Load both DAC input registers and update both DAC registers. | | | | | COM | MANDS | POWE | RING | DOV | AN AN | D LO | ADIN | G INPUT REGISTE | R(S) ONLY | | | | | х | х | х | 1 | 0 | х | 0 | 1 | 8-Bit DAC Data | Load DAC A input register and power down DAC A. DAC B input register and both DAC registers unchanged. | | | | | Х | х | х | 1 | 0 | х | 1 | 0 | 8-Bit DAC Data | Load DAC B input register and power down DAC B. DAC A input register and both DAC registers unchanged. | | | | | Х | х | Х | 1 | 0 | х | 1 | 1 | 8-Bit DAC Data | Load both DAC input registers and power down both DACs. Both DAC registers unchanged. | | | | | COM | MANDS | POWE | RING | DOY | A AV | ID UP | DATI | NG DAC REGISTER | R(S) | | | | | х | × | x | 1 | 1 | х | 0 | 1 | 8-Bit DAC Data | Load DAC A input register, power down DAC A, and update both DAC registers. DAC B input register unchanged. | | | | | х | х | × | 1 | 1 | x | 1 | 0 | 8-Bit DAC Data | Load DAC B input register, power down DAC B, and update both DAC registers. DAC A input register unchanged. | | | | | Х | х | x | 1 | 1 | х | 1 | 1 | 8-Bit DAC Data | Load both DAC input registers, power down both DACs, and update both DAC registers. | | | | X = Don't care Table 4. MAX550A Serial-Interface Programming Commands | | | CON | TROL | BYTE | | | | DATA BYTE | LDAC | | |-----|--------|--------|--------|-------|-------|-------|-------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | Los | ided l | irst | | | | Loaded Last | LUAC | COMMAND (Commands executed on CS's rising edge) | | UB1 | UB2 | UB3 | C2 | C1 | CO | A1 | A0 | D7D0 | Pin 6 | (Commands executed on CS's rising edge) | | UNA | SSIGNE | D CON | MAN | DS | | | | | | | | Х | X | Х | 0 | 0 | Х | Х | 0 | XXXXXXX | Х | Unassigned command | | Х | Х | Х | 1 | Х | Х | Х | 0 | XXXXXXXX | X | Unassigned operation | | COM | MANDS | LOAD | ING I | NPUT | REG | STEF | ONL | Υ | | | | Х | X | Х | 0 | 0 | X | Х | 1 | 8-Bit DAC Data | Х | Load DAC input register. DAC register unchanged | | COM | MANDS | LOAD | ING E | AC F | EGIS | TER | | | | | | Х | х | Х | 0 | 1 | 0 | х | 0 | xxxxxxx | Х | Update DAC register with current contents of input register. Input register unchanged. | | Х | Х | Х | 0 | 1 | 0 | Х | 1 | 8-Bit DAC Data | Х | Load DAC input register and update DAC register | | Х | х | Х | 0 | 1 | 1 | Х | 0 | xxxxxxx | 0 | Update DAC register with current contents of input register. Input register unchanged. | | Х | X | Х | 0 | 1 | 1 | Х | 1 | 8-Bit DAC Data | 0 | Load DAC input register and update DAC register | | COM | MANDS | UTILIZ | ZING | THE A | SYN | CHRO | NOUS | LOAD FUNCTIO | N | | | х | x | х | 0 | 1 | 1 | x | 0 | xxxxxxx | 1 | After CS's rising edge and on LDAC's falling edge, update DAC register with current contents of input register. Input register unchanged. | | х | Х | х | 0 | 1 | 1 | х | 1 | 8-Bit DAC Data | 1 | Load DAC input register. After CS's rising edge and on LDAC's falling edge, update DAC register | | CON | MAND | POWER | RING | DOW | AND | LOA | DING | INPUT REGISTE | RONLY | | | Х | X | Х | 1 | 0 | X | X | 1 | 8-Bit DAC Data | Х | Load DAC input register and power down DAC. | | CON | MANDS | POWE | RING | DOV | VN AN | ID UP | DAT | NG DAC REGISTE | R | | | Х | х | Х | 1 | 1 | 0 | Х | 1 | 8-Bit DAC Data | × | Load DAC input register, power down DAC, and update DAC register. | | Х | х | х | 1 | 1 | 1 | х | 1 | 8-Bit DAC Data | 0 | Load DAC input register, power down DAC, and update DAC register. | | CON | MAND | POWER | ING | wod | AND | UTIL | IZINO | THE ASYNCHRO | NOUS L | OAD FUNCTION | | х | х | х | 1 | 1 | 1 | х | 1 | 8-Bit DAC Data | 1 | Load DAC input register and power down DAC. While powered down, on LDAC's falling edge. update DAC register. | X = Don't care Table 5. Example Input Word | | | ( | CONTROL BYTE DATA BYTE | | | | | | | | | | | | | | | |-------|---------|-----|------------------------|----|----|----|----|----|----|----|----|----|-------------|----|----|--|--| | Loade | d First | ., | | | | | | | | _ | | | Loaded Last | | | | | | UB1 | UB2 | UB3 | C2 | C1 | C0 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | X | X | х | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | X = Don't care #### Microprocessor Interfacing The MAX548A/MAX549A/MAX550A serial interface is SPI/QSPI and Microwire compatible. For SPI/QSPI, clear the CPOL and CPHA bits (CPOL = 0 and CPHA = 0). CPOL = 0 sets the clock idle state to zero, and CPHA = 0 changes data at SCLK's falling edge. This is the Microwire default condition. If a serial port is not available on your microprocessor, three bits of a parallel port can be used to emulate a serial port by bit manipulation. Operate the serial clock only when necessary, to minimize digital feedthrough at the DAC registers. ### \_Applications Information ### Power-Supply and Ground Considerations Connect GND to the highest quality ground available. Bypass VDD with a 0.1µF to 0.22µF capacitor to GND. The reference input can be used without bypassing. However, for optimum line/load-transient response and noise performance, bypass the reference input with a 0.1µF to 4.7µF capacitor to GND. Careful PC board layout minimizes crosstalk in DAC registers, the reference, and the digital inputs. Separate analog traces by running ground traces between them. Make sure that high-frequency digital lines are not routed parallel to analog lines. #### **AC Considerations** #### Digital Feedthrough High-speed data at any of the digital input pins can couple through a DAC's internal stray package capacitance and cause noise (digital feedthrough) at the DAC output, even though LDAC and/or CS are held high (see *Typical Operating Characteristics*). Test digital feedthrough by holding LDAC and/or CS high and toggling the digital inputs from all 1s to all 0s. #### Analog Feedthrough Due to internal stray capacitance, higher frequency analog input signals at REF can couple to the output, even when the input digital code is all 0s. This condition is shown in the MAX549A/MAX550A Reference AC Feedthrough vs. Frequency graph in the *Typical Operating Characteristics*. Test analog feedthrough by setting all DAC outputs to 0V and sweeping REF. Table 6. Analog Output vs. Code | ANALOG OUTDUT (IV) | | DAC CONTENTS | | | | | | | | | | |-------------------------------|----|--------------|----|----|----|----|----|----|--|--|--| | ANALOG OUTPUT (V) | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | | | | | +V <sub>REF</sub> (255 / 256) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | +VREF(129 / 256) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | +VREF(128 / 256) = +VREF / 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | +VREF(127 / 256) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | | | | +VREF(1 / 256) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Note: 1LSB = VREF x 2<sup>-8</sup> = VREF(1 / 256); ANALOG OUTPUT = +VREF(I / 256), where I = Integer Value of Digital Input. ### Pin Configurations (continued) 9 MIXLM ### \_Ordering Information (continued) | TRANSISTOR COUNT: | 156 | |-------------------|-----| | | | | | | | | | | PART | TEMP. RANGE | PIN-PACKAGE | |------------|----------------|---------------| | MAX549ACPA | 0°C to +70°C | 8 Plastic DIP | | MAX549ACUA | 0°C to +70°C | 8 µMAX | | MAX549AC/D | 0°C to +70°C | Dice* | | MAX549AEPA | -40°C to +85°C | 8 Plastic DIP | | MAX549AEUA | -40°C to +85°C | 8 µMAX | | MAX550ACPA | 0°C to +70°C | 8 Plastic DIP | | MAX550ACUA | 0°C to +70°C | 8 µMAX | | MAX550AC/D | 0°C to +70°C | Dice* | | MAX550AEPA | -40°C to +85°C | 8 Plastic DIP | | MAX550AEUA | -40°C to +85°C | 8 µMAX | <sup>\*</sup>Dice are specified at $T_A = +25$ °C, DC parameters only. Chip Information