

## Description

The 8T49N286 has two independent, fractional-feedback PLLs that can be used as jitter attenuators and frequency translators. It is equipped with six integer and two fractional output dividers, allowing the generation of up to eight different output frequencies, ranging from 8kHz to 1GHz. Four of these frequencies are completely independent of each other and the inputs. The other four are related frequencies. The eight outputs may select among LVPECL, LVDS, HCSL or LVC MOS output levels.

This functionality makes it ideal to be used in any frequency translation application, including 1G, 10G, 40G and 100G Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T G.709 (2009) FEC rates. The device may also behave as a frequency synthesizer.

The 8T49N286 accepts up to four differential or single-ended input clocks and a crystal input. Each of the two internal PLLs can lock to different input clocks which may be of independent frequencies. The other two input clocks are intended for redundant backup of the primary clocks and must be related in frequency to their primary.

The device supports hitless reference switching between input clocks. The device monitors all input clocks for Loss of Signal (LOS), and generates an alarm when an input clock failure is detected. Automatic and manual hitless reference switching options are supported. LOS behavior can be set to support gapped or ungapped clocks.

The 8T49N286 supports holdover for each PLL. The holdover has an initial accuracy of  $\pm 50$ ppb from the point where the loss of all applicable input reference(s) has been detected. It maintains a historical average operating point for each PLL that may be returned to in holdover at a limited phase slope.

The device places no constraints on input to output frequency conversion, supporting all FEC rates, including the new revision of ITU-T Recommendation G.709 (2009), most with 0ppm conversion error.

Each PLL has a register-selectable loop bandwidth from 1.4Hz to 360Hz.

Each output supports individual phase delay settings to allow output-output alignment.

The device supports Output Enable inputs and Lock, Holdover and LOS status outputs.

The device is programmable through an I<sup>2</sup>C interface. It also supports I<sup>2</sup>C master capability to allow the register configuration to be read from an external EEPROM. The user may select whether the programming interface uses I<sup>2</sup>C protocols or SPI protocols, however in SPI mode, read from the external EEPROM is not supported.

## Typical Applications

- OTN or SONET / SDH equipment Line cards (up to OC-192, and supporting FEC ratios)
- OTN de-mapping (Gapped Clock and DCO mode)
- Gigabit and Terabit IP switches / routers including support of Synchronous Ethernet

- SyncE (G.8262) applications
- Wireless base station baseband
- Data communications
- 100G Ethernet

## Features

- Supports SDH/SONET and Synchronous Ethernet clocks including all FEC rate conversions
- <0.3ps RMS Typical Jitter (including spurs), 12kHz to 20MHz
- Operating modes: locked to input signal, holdover and free-run
- Initial holdover accuracy of  $\pm 50$ ppb
- Accepts up to four LVPECL, LVDS, LVHSTL, HCSL or LVC MOS input clocks
  - Accepts frequencies ranging from 8kHz up to 875MHz
  - Auto and manual input clock selection with hitless switching
  - Clock input monitoring, including support for gapped clocks
- Phase-Slope Limiting and Fully Hitless Switching options to control output phase transients
- Operates from a 10MHz to 40MHz fundamental-mode crystal
- Generates 8 LVPECL / LVDS / HCSL or 16 LVC MOS output clocks
  - Output frequencies ranging from 8kHz up to 1.0GHz (diff)
  - Output frequencies ranging from 8kHz to 250MHz (LVC MOS)
- Eight General Purpose I/O pins with optional support for status and control
  - Eight Output Enable control inputs
  - Lock, Holdover and Loss-of-Signal status outputs
- Open-drain Interrupt pin
- Write-protect pin to prevent configuration registers being altered
- Nine programmable loop bandwidth settings for each PLL from 1.4Hz to 360Hz.
  - Optional Fast Lock function
- Programmable output phase delays in steps as small as 16ps
- Register programmable through I<sup>2</sup>C / SPI or via external I<sup>2</sup>C EEPROM
- Bypass clock paths for system tests
- Power supply modes:  
V<sub>CC</sub> / V<sub>CCA</sub> / V<sub>CCO</sub>  
3.3V / 3.3V / 3.3V  
3.3V / 3.3V / 2.5V  
3.3V / 3.3V / 1.8V (LVC MOS)  
2.5V / 2.5V / 3.3V  
2.5V / 2.5V / 2.5V  
2.5V / 2.5V / 1.8V (LVC MOS)
- -40°C to 85°C ambient operating temperature
- Package: 72QFN, lead-free RoHS (6)

## 8T49N286 Block Diagram



Figure 1. 8T49N286 Functional Block Diagram

## Pin Assignment



72-pin, 10mm x 10mm VFQFN Package

Figure 2. Pinout Drawing

## Pin Description and Pin Characteristic Tables

Table 1. Pin Descriptions

| Number                            | Name        | Type | Description                                                                                                                                                                                                                                |
|-----------------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                 | OSCI        | I    | Crystal Input. Accepts a 10MHz - 40MHz reference from a clock oscillator or a 12pF fundamental mode, parallel-resonant crystal.                                                                                                            |
| 3                                 | OSCO        | O    | Crystal Output. This pin should be connected to a crystal. If an oscillator is connected to OSCI, then this pin must be left unconnected.                                                                                                  |
| 5                                 | S_A0 / nCS  | I    | I <sup>2</sup> C lower address bit A0 / SPI interface chip select signal.                                                                                                                                                                  |
| 16                                | SDATA / SDO | I/O  | I <sup>2</sup> C interface bi-directional Data / SPI interface serial data output signal.                                                                                                                                                  |
| 17                                | SCLK / SCLK | I/O  | I <sup>2</sup> C interface bi-directional Clock / SPI interface clock input signal.                                                                                                                                                        |
| 18                                | S_A1 / SDI  | I    | I <sup>2</sup> C lower address bit A1 / SPI interface serial data input signal.                                                                                                                                                            |
| 32                                | nI2C_SPI    | I    | Serial Interface Mode Selection. LVCMOS Input Levels:<br>0 = I <sup>2</sup> C Mode<br>1 = SPI Mode                                                                                                                                         |
| 7                                 | CLK0        | I    | Pulldown<br>Non-inverting differential clock input.                                                                                                                                                                                        |
| 8                                 | nCLK0       | I    | Pullup/<br>Pulldown<br>Inverting differential clock input. V <sub>CC</sub> /2 when left floating (set by the internal pullup and pulldown resistors.)                                                                                      |
| 9                                 | CLK1        | I    | Pulldown<br>Non-inverting differential clock input.                                                                                                                                                                                        |
| 10                                | nCLK1       | I    | Pullup/<br>Pulldown<br>Inverting differential clock input. V <sub>CC</sub> /2 when left floating (set by the internal pullup and pulldown resistors.)                                                                                      |
| 11                                | CLK2        | I    | Pulldown<br>Non-inverting differential clock input.                                                                                                                                                                                        |
| 12                                | nCLK2       | I    | Pullup/<br>Pulldown<br>Inverting differential clock input. V <sub>CC</sub> /2 when left floating (set by the internal pullup and pulldown resistors.)                                                                                      |
| 13                                | CLK3        | I    | Pulldown<br>Non-inverting differential clock input.                                                                                                                                                                                        |
| 14                                | nCLK3       | I    | Pullup/<br>Pulldown<br>Inverting differential clock input. V <sub>CC</sub> /2 when left floating (set by the internal pullup and pulldown resistors.)                                                                                      |
| 63, 62                            | Q0, nQ0     | O    | Universal<br>Output Clock 0. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 57, 56                            | Q1, nQ1     | O    | Universal<br>Output Clock 1. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 34, 35                            | Q2, nQ2     | O    | Universal<br>Output Clock 2. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 28, 29                            | Q3, nQ3     | O    | Universal<br>Output Clock 3. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 51, 50                            | Q4, nQ4     | O    | Universal<br>Output Clock 4. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 47, 46                            | Q5, nQ5     | O    | Universal<br>Output Clock 5. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 43, 42                            | Q6, nQ6     | O    | Universal<br>Output Clock 6. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 39, 38                            | Q7, nQ7     | O    | Universal<br>Output Clock 7. Please refer to <a href="#">Output Drivers</a> for more details.                                                                                                                                              |
| 60                                | nRST        | I    | Pullup<br>Master Reset input. LVTTL / LVCMOS interface levels.<br>0 = All registers and state machines are reset to their default values<br>1 = Device runs normally                                                                       |
| 65                                | nINT        | O    | Open-drain<br>with pullover<br>Interrupt output.                                                                                                                                                                                           |
| 59                                | nWP         | I    | Pullup<br>Write protect input. LVTTL / LVCMOS interface levels:<br>0 = Write operations on the serial port will complete normally, but will have no effect except on interrupt registers<br>1 = Serial port writes may change any register |
| 41, 45, 49, 53,<br>37, 54, 26, 31 | GPIO[7:0]   | I/O  | Pullup<br>General-purpose input-outputs. LVTTL / LVCMOS Input levels Open-drain output. Pulled-up with 5.1kΩ resistor to V <sub>CC</sub> .                                                                                                 |
| 69                                | PLL_BYP     | I    | Pulldown<br>Bypass Selection. Allow input references to bypass both PLLs.<br>LVTTL / LVCMOS interface levels.                                                                                                                              |

| Number                     | Name              | Type   | Description                                                                                                          |
|----------------------------|-------------------|--------|----------------------------------------------------------------------------------------------------------------------|
| 6, 30, 36, 55, 61,<br>ePAD | $V_{EE}$          | Power  | Negative supply voltage. All $V_{EE}$ pins and EPAD must be connected before any positive supply voltage is applied. |
| 15                         | $V_{CC}$          | Power  | Core and digital function supply voltage.                                                                            |
| 22                         | $V_{CC}$          | Power  | Core and digital functions supply voltage.                                                                           |
| 1                          | $V_{CCA}$         | Power  | Analog function supply voltage for core analog functions.                                                            |
| 19, 20, 21, 25             | $V_{CCA}$         | Power  | Analog function supply voltage for analog functions associated with PLL1.                                            |
| 66, 70, 71, 72             | $V_{CCA}$         | Power  | Analog function supply voltage for analog functions associated with PLL0.                                            |
| 64                         | $V_{CC00}$        | Power  | High-speed output supply voltage for output pair Q0, nQ0.                                                            |
| 58                         | $V_{CC01}$        | Power  | High-speed output supply voltage for output pair Q1, nQ1.                                                            |
| 33                         | $V_{CC02}$        | Power  | High-speed output supply voltage for output pair Q2, nQ2.                                                            |
| 27                         | $V_{CC03}$        | Power  | High-speed output supply voltage for output pair Q3, nQ3.                                                            |
| 52                         | $V_{CC04}$        | Power  | High-speed output supply voltage for output pair Q4, nQ4.                                                            |
| 48                         | $V_{CC05}$        | Power  | High-speed output supply voltage for output pair Q5, nQ5.                                                            |
| 44                         | $V_{CC06}$        | Power  | High-speed output supply voltage for output pair Q6, nQ6.                                                            |
| 40                         | $V_{CC07}$        | Power  | High-speed output supply voltage for output pair Q7, nQ7.                                                            |
| 68,<br>67                  | CAP0,<br>CAP0_REF | Analog | PLL0 External Capacitance.                                                                                           |
| 23,<br>24                  | CAP1,<br>CAP1_REF | Analog | PLL1 External Capacitance.                                                                                           |
| 4                          | nc                | Unused | No connect.                                                                                                          |

NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See [Table 2, Pin Characteristics](#), for typical values.

**Table 2. Pin Characteristics,  $V_{CC} = V_{CCOX} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$** 

| Symbol         | Parameter                                       | Test Conditions                     | Minimum                         | Typical | Maximum | Units |
|----------------|-------------------------------------------------|-------------------------------------|---------------------------------|---------|---------|-------|
| $C_{IN}$       | Input Capacitance; <a href="#">NOTE 1</a>       |                                     |                                 | 3.5     |         | pF    |
| $R_{PULLUP}$   | Internal Pullup Resistor                        | NRST, nWP, SDATA / SDO, SCLK / SCLK |                                 | 51      |         | kΩ    |
|                |                                                 | nINT                                |                                 | 50      |         | kΩ    |
|                |                                                 | GPIO[7:0]                           |                                 | 5.1     |         | kΩ    |
| $R_{PULLDOWN}$ | Internal Pulldown Resistor                      |                                     |                                 | 51      |         | kΩ    |
| $C_{PD}$       | Power Dissipation Capacitance (per output pair) | LVCMOS Q[0:1], Q[4:7]               | $V_{CCOX} = 3.465V$             | 14.5    |         | pF    |
|                |                                                 | LVCMOS Q[2:3]                       | $V_{CCOX} = 3.465V$             | 18.5    |         | pF    |
|                |                                                 | LVCMOS Q[0:1], Q[4:7]               | $V_{CCOX} = 2.625V$             | 13      |         | pF    |
|                |                                                 | LVCMOS Q[2:3]                       | $V_{CCOX} = 2.625V$             | 17.5    |         | pF    |
|                |                                                 | LVCMOS Q[0:1], Q[4:7]               | $V_{CCOX} = 1.89V$              | 12.5    |         | pF    |
|                |                                                 | LVCMOS Q[2:3]                       | $V_{CCOX} = 1.89V$              | 17      |         | pF    |
|                |                                                 | LVDS, HCSL or LVPECL Q[0:1], Q[4:7] | $V_{CCOX} = 3.465V$ or $2.625V$ | 2       |         | pF    |
|                |                                                 | LVDS, HCSL or LVPECL Q[2:3]         | $V_{CCOX} = 3.465V$ or $2.625V$ | 4.5     |         | pF    |
| $R_{OUT}$      | Output Impedance                                | GPIO[7:0]                           | Output HIGH                     | 5.1     |         | kΩ    |
|                |                                                 |                                     | Output LOW                      | 25      |         | Ω     |
|                |                                                 | LVCMOS Q[7:0], nQ[7:0]              |                                 | 20      |         | Ω     |

NOTE:  $V_{CCOX}$  denotes:  $V_{CCO0}$  through  $V_{CCO7}$ .

NOTE 1: This specification does not apply to OSC1 and OSC0 pins.

## Principles of Operation

The 8T49N286 has two PLLs that can each independently be locked to any of the input clocks and generate a wide range of synchronized output clocks.

It incorporates two completely independent PLLs. These could be used for example in the transmit and receive path of Synchronous Ethernet equipment. Any of the input clocks can be selected as the reference for either PLL. From the output of the two PLLs a wide range of output frequencies can be simultaneously generated.

The 8T49N286 accepts up to four differential input clocks ranging from 8kHz up to 875MHz. It generates up to eight output clocks ranging from 8kHz up to 1.0GHz.

Each PLL path within the 8T49N286 supports three states: Lock, Holdover and Free-run. Lock and holdover status may be monitored on register bits and pins. Each PLL also supports automatic and manual hitless reference switching. In the locked state, the PLL locks to a valid clock input and its output clocks have a frequency accuracy equal to the frequency accuracy of the input clock. In the Holdover state, the PLL will output a clock which is based on the selected holdover behavior. Each of the PLL paths within the 8T49N286 has an initial holdover frequency offset of  $\pm 50\text{ppb}$ . In the Free-run state, the PLL outputs a clock with the same frequency accuracy as the external crystal.

Upon power up, each PLL will enter Free-run state, in this state it generates output clocks with the same frequency accuracy as the external crystal. The 8T49N286 continuously monitors each input for activity (signal transitions).

In automatic reference switching, when an input clock has been validated the PLL will transition to the locked state. If the selected input clock fails and there are no other valid input clocks, the PLL will quickly detect that and go into holdover. In the Holdover state, the PLL will output a clock which is based on the selected holdover behavior. If the selected input clock fails and another input clock is available then the 8T49N286 will hitlessly switch to that input clock. The reference switch can be either revertive or non-revertive.

The device supports conversion of any input frequency to four different, independent output frequencies on the Q[0:3] outputs. Additionally, a further four output frequencies may be generated that are integer-related to the four independent frequencies. These additional four frequencies are on the Q[4:7] outputs.

The 8T49N286 has a programmable loop bandwidth from 1.4Hz to 360Hz.

The device monitors all input clocks and generates an alarm when an input clock failure is detected.

The device supports programmable individual output phase adjustments in order to allow control of input to output phase adjustments and output to output phase alignment.

The device is programmable through an I<sup>2</sup>C or SPI interface and may also autonomously read its register settings from an internal One-Time Programmable (OTP) memory or an external serial I<sup>2</sup>C EEPROM.

## Bypass Path

For system test purposes, each of PLL0 and PLL1 may be bypassed. When PLL\_BYP is asserted the CLK0 input reference will be presented to the Q4 dividers. The CLK1 input reference will be presented to the Q5 dividers.

Additionally, CLK0, CLK1 or CLK2 may be used as a clock source for the output dividers of Q[4:7]. This may only be done for input frequencies of 250MHz or less.

## Input Clock Selection

The 8T49N286 accepts up to four input clocks with frequencies ranging from 8kHz up to 875MHz. Each input can accept LVPECL, LVDS, LVHSTL, HCSL or LVCMOS inputs using 1.8V, 2.5V or 3.3V logic levels. To use LVCMOS inputs, please refer to the Application Note, [Wiring the Differential Input to Accept Single-Ended Levels](#) for biasing instructions.

The device has independent input clock selection control for each PLL. In Manual mode, only one of these inputs may be chosen per PLL and if that input fails that PLL will enter holdover.

Manual mode may be operated by directly selecting the desired input reference in the REFSEL register field. It may also operate via pin-selection of the desired input clock by selecting that mode in the REFSEL register field. In that case, GPIOs must be used as Clock Select inputs (CSELn[1:0]) for PLLn.

| <u>CSELn[1]</u> | <u>CSELn[0]</u> | <u>Selected Input Reference</u> |
|-----------------|-----------------|---------------------------------|
| 0               | 0               | CLK0                            |
| 0               | 1               | CLK1                            |
| 1               | 0               | CLK2                            |
| 1               | 1               | CLK3                            |

In addition, the crystal frequency may be passed directly to the output dividers for Q[4:7] for use as a reference.

Inputs do not support transmission of spread-spectrum clocking sources. Since this family is intended for high-performance applications, it will assume input reference sources to have stabilities of  $\pm 100\text{ppm}$  or better.

If the PLL is working in automatic mode, then each of the input reference sources is assigned a priority of 1-4. At power-up or if the currently selected input reference fails, the PLL will switch to the highest priority input reference that is valid at that time (see section, [Input Clock Monitor](#) for details).

Automatic mode has two sub-options: revertive or non-revertive. In revertive mode, the PLL will switch to a reference with a higher priority setting whenever one becomes valid. In non-revertive mode the PLL remains with the currently selected source as long as it remains valid.

The clock input selection is based on the input clock priority set by the Clock Input Priority control registers. It is recommended that all input references for a PLL be given different priority settings in the Clock Input Priority control registers for that PLL.

## Input Clock Monitor

Each clock input is monitored for Loss of Signal (LOS). If no activity has been detected on the clock input within a user-selectable time period then the clock input is considered to be failed and an internal Loss-of-Signal status flag is set, which may cause an input switchover depending on other settings. The user-selectable time period has sufficient range to allow a gapped clock missing many consecutive edges to be considered a valid input.

User-selection of the clock monitor time-period is based on a counter driven by a monitor clock. The monitor clock is fixed at the frequency of PLL0's VCO divided by 8. With a VCO range of 3GHz - 4GHz, the monitor clock has a frequency range of 375MHz to 500MHz.

The monitor logic for each input reference will count the number of monitor clock edges indicated in the appropriate Monitor Control register. If an edge is received on the input reference being monitored, then the count resets and begins again. If the target edge count is reached before an input reference edge is received, then an internal soft alarm is raised and the count re-starts. During the soft alarm period, the PLL(s) tracking this input will not be adjusted. If an input reference edge is received before the count expires for the second time, then the soft alarm status is cleared and the PLL(s) will resume adjustments. If the count expires again without any input reference edge being received, then a Loss-of-Signal alarm is declared.

It is expected that for normal (non-gapped) clock operation, users will set the monitor clock count for each input reference to be slightly longer than the nominal period of that input reference. A margin of 2-3 monitor clock periods should give a reasonably quick reaction time and yet prevent false alarms.

For gapped clock operation, the user will set the monitor clock count to a few monitor clock periods longer than the longest expected clock gap period. The monitor count registers support 17-bit count values, which will support at least a gap length of two clock periods for any supported input reference frequency, with longer gaps being supported for faster input reference frequencies. Since gapped clocks usually occur on input reference frequencies above 100MHz, gap lengths of thousands of periods can be supported.

Using this configuration for a gapped clock, the PLL will continue to adjust while the normally expected gap is present, but will freeze once the expected gap length has been exceeded and alarm after twice the normal gap length has passed.

Once a LOS on any of the input clocks is detected, the appropriate internal LOS alarm will be asserted and it will remain asserted until that input clock returns and will be validated by the receipt of 8 rising clock edges on that input reference. If another error condition on the same input clock is detected during the validation time then the alarm remains asserted and the validation time starts over.

Each LOS flag may also be reflected on one of the GPIO[7:0] outputs. Changes in status of any reference can also generate an interrupt if not masked.

## Holdover

8T49N286 supports a small initial holdover frequency offset for each PLL path in non-gapped clock mode. When the input clock monitor is set to support gapped clock operation, this initial holdover frequency offset is indeterminate since the desired behavior with gapped clocks is for the PLL to continue to adjust itself even if clock edges are missing. In gapped clock mode, the PLL will not enter holdover until the input is missing for at least 2 LOS monitor periods.

The holdover performance characteristics of a clock are referred as its accuracy and stability, and are characterized in terms of the fractional frequency offset. The 8T49N286 can only control the initial frequency accuracy. Longer-term accuracy and stability are determined by the accuracy and stability of the external oscillator.

When a PLL loses all valid input references, it will enter the holdover state. In fast average mode, the PLL will initially maintain its most recent frequency offset setting and then transition at a rate dictated by its selected phase-slope limit setting to a frequency offset setting that is based on historical settings. This behavior is intended to compensate for any frequency drift that may have occurred on the input reference before it was detected to be lost.

The historical holdover value will have three options:

- Return to center of tuning range within the  $V_{CO}$  band
- Instantaneous mode - the holdover frequency will use the DPLL current frequency 100msec before it entered holdover. The accuracy is shown in [Table 12](#), AC Characteristics Table.
- Fast average mode - an internal IIR (Infinite Impulse Response) filter is employed to get the frequency offset. The IIR filter gives a 3dB attenuation point corresponding to a nominal period of 20 minutes. The accuracy is shown in [Table 12](#), AC Characteristics Table.

When entering holdover, each PLL will set a separate internal HOLD alarm internally. This alarm may be read from internal status register, appear on the appropriate GPIO pin and/or assert the nINT output.

While a PLL is in holdover, its frequency offset is now relative to the crystal input and so the output clocks derived from that PLL will be tracing their accuracy to the local oscillator or crystal. At some point in time, depending on the stability & accuracy of that source, the clock(s) derived from that PLL will have drifted outside of the limits of the holdover state and the system will be considered to be in a free-run state. Since this borderline is defined outside the PLL and dictated by the accuracy and stability of the external local crystal or oscillator, the 8T49N286 cannot know or influence when that transition occurs. As a result, the 8T49N286 will remain in the holdover state internally.

## Input to Output Clock Frequency

The 8T49N286 is designed to accept any frequency within its input range and generate eight different output frequencies that are independent from the input frequencies. The internal architecture of the device ensures that most translations will result in the exact output frequency specified. Where exact frequency translation is not possible, the frequency translation error will be minimized. Please contact Renesas for configuration software or other assistance in determining if a desired configuration will be supported exactly.

## Synthesizer Mode Operation

The device may also act as a frequency synthesizer with either or both PLL's generating their operating frequency from just the crystal input. By setting the SYN\_MODEn register bit and setting the STATEn[1:0] field to Freerun, no input clock references are required to generate the desired output frequencies.

## Loop Filter and Bandwidth

When operating in Synthesizer Mode as described above, the 8T49N286 has a fixed loop bandwidth of approximately 200kHz. When operating in all other modes, the following information applies:

The 8T49N286 uses no external components to support a range of loop bandwidths: 1.40625Hz, 2.8125Hz, 5.625Hz, 11.25Hz, 22.5Hz, 45Hz, 90Hz, 180Hz or 360Hz. Each PLL shall support separate loop filter settings.

The device supports two different loop bandwidth settings for each PLL: acquisition and locked. These loop bandwidths are selected from the list of options described above. If enabled, the acquisition bandwidth is used while lock is being acquired to allow the PLL to 'fast-lock'. Once locked the PLL will use the locked bandwidth setting. If the acquisition bandwidth setting is not used, the PLL will use the locked bandwidth setting at all times.

## Output Dividers and Mapping to PLLs

Each integer output divider block consists of two divider stages in a series to achieve the desired total output divider ratio. The first stage divider may be set to divide by 4, 5 or 6. The second stage of the divider may be bypassed (i.e. divide-by-1) or programmed to any even divider ratio from 2 to 131,070. The total divide ratios, settings and possible output frequencies are shown in [Table 3](#).

In addition, the first divider stage for the Q[4:7] outputs supports a bypass (i.e. divide-by-1) operation for some clock sources.

**Table 3. Q[0:1], Q[4:7] Output Divide Ratios**

| 1st-Stage Divide | 2nd-Stage Divide | Total Divide | Minimum F <sub>OUT</sub> MHz | Maximum F <sub>OUT</sub> MHz |
|------------------|------------------|--------------|------------------------------|------------------------------|
| 4                | 1                | 4            | 750                          | 1000                         |
| 5                | 1                | 5            | 600                          | 800                          |
| 6                | 1                | 6            | 500                          | 666.7                        |
| 4                | 2                | 8            | 375                          | 500                          |
| 5                | 2                | 10           | 300                          | 400                          |
| 6                | 2                | 12           | 250                          | 333.3                        |
| 4                | 4                | 16           | 187.5                        | 250                          |
| 5                | 4                | 20           | 150                          | 200                          |
| 6                | 4                | 24           | 125                          | 166.7                        |
| ...              |                  |              |                              |                              |
| 4                | 131,070          | 524,280      | 0.0057                       | 0.0076                       |
| 5                | 131,070          | 655,350      | 0.0046                       | 0.0061                       |
| 6                | 131,070          | 786,420      | 0.0038                       | 0.0051                       |

NOTE: Above frequency ranges for Q[4:7] apply when driven directly from PLL0 or PLL1.

## Fractional Output Divider Programming (Q2, Q3 only)

For the FracN output dividers Q[2:3], the output divide ratio is given by:

$$\text{Output Divide Ratio} = (N.F) \times 2$$

N = Integer Part: 4, 5, ...( $2^{18}-1$ )

F = Fractional Part: [0, 1, 2, ...( $2^{28}-1$ )]/ $(2^{28})$

For integer operation of these outputs dividers, N = 3 is also supported.

## Output Divider Frequency Sources

Output dividers associated with the Q[0:3] outputs can take their input frequencies from either PLL0 or PLL1.

Output dividers associated with the Q[4:7] outputs can take their input frequencies from PLL0, PLL1, Q2 or Q3 output dividers, the CLK0, CLK1 or CLK2 input reference frequencies or the crystal frequency.

## Output Banks

Outputs of the 8T49N286 are divided into three banks for purposes of output skew measurement.

- Q0, nQ0, Q1, nQ1
- Q4, nQ4, Q5, nQ5
- Q6, nQ6, Q7, nQ7

## Output Phase Control on Switchover

There are two options on how the output phase can be controlled when the 8T49N286 enters or leaves the holdover state, or either PLL switches between input references. Phase-slope limiting or fully hitless switching (sometimes called phase build-out) may be selected. The SWMODEn bit selects which behavior is to be followed for PLLn.

If fully hitless switching is selected, then the output phase will remain unchanged under any of these conditions. Note that fully hitless switching is not supported when external loopback is being used. Fully hitless switching should not be used unless all input references are in the same clock domain. Note that use of this mode may prevent an output frequency and phase from being able to trace its alignment back to a primary reference source.

If phase-slope limiting is selected, then the output phase will adjust from its previous value until it is tracking the new condition at a rate dictated by the SLEWn[1:0] bits. Phase-slope limiting should be used if all input references are not in the same clock domain or users wish to retain traceability to a primary reference source.

## Input-Output Delay Control

When using the 8T49N286 in external loopback or in a situation where input-output delay needs to be known and controlled, it is necessary to examine the exact signal path through the device. Due to the flexibility of the device, there are a large number of potential signal paths from input to output through it that depend on the desired configuration. Each of those potential paths may include or exclude logic blocks from the path and change the absolute value of the delay (Static Phase Offset or SPO) through the device. Considering the range of SPO values to cover all those potential paths would not be useful in achieving the target delays for any specific user configuration. Please contact Renesas for the specific SPO value associated with a desired input-output path. Note that events such as switch-overs, entering or leaving holdover or re-configuring the signal path can result in one-time changes to the SPO due to that path re-configuration. The AC Characteristics table ([Table 12](#)) indicates the maximum variation in SPO that could be expected for a particular path through the device.

## Output Phase Alignment

The device has a programmable output to output phase alignment for each of the eight output dividers. After power-up and the PLLs have achieved lock, the device will be in a state where the outputs are synchronized with a deterministic offset relative to each other. After synchronization, the output alignment will depend on the particular configuration of each output according to the following rules. The step size is defined as the period of the clock to that divider:

- 1) Only outputs derived from the same source will be aligned with each other. 'Source' means the reference selected to drive the output divider as controlled by the CLK\_SELn bit for each output.
- 2) For integer dividers (Q[0:1], Q[4:7]) when both divider stages are active, edges are aligned. This case is used as a baseline to compare the other cases here.
- 3) For integer dividers where the 1st-stage divider is bypassed (only Q[4:7] support this), coarse delay adjustments can't be performed.

The output phase will be one step earlier than in Case 2.

- 4) Fractional output dividers (Q2 or Q3) do not guarantee any specific phase on power-up or after a synchronization event.
- 5) Integer dividers using Q2 or Q3 as a source (Q[4:7] support this option) will be aligned to their source divider's output (Q2 or Q3).
- 6) Phase alignments listed above may differ by the output-output skews in [Table 12](#), AC Characteristics Table.

Once the device is in operation, the outputs associated with each PLL may have their phase adjustments re-synced in one of two ways:

- 1) If the PLL becomes unlocked, the coarse phase adjustments will be reset and the fine phase adjustments will be re-loaded once it becomes locked again.
- 2) Toggling of PLLn\_SYN bit may also be used to force a re-sync / re-load for outputs associated with that PLL.

The user may apply adjustments that are proportional to the period of the clock source driving each output divider. For example, if the divider associated with output Q3 is running off PLL0, which has a VCO frequency of 4GHz, then the appropriate period would be 250ps. The output phase may be adjusted in these steps across the full period of the output.

- Coarse Adjustment: all Output Dividers may have their phase adjusted in steps of the source clock period. For example a 4GHz VCO gives a step size of 250ps. The user may request an adjustment of phase of up to 31 steps using a single register write. The phase will be adjusted by lengthening the period of the output by 250ps at a time. This process will be repeated every 4 output clock periods until the full requested adjustment has been achieved. A busy signal will remain asserted in the phase delay register until the requested adjustment is complete. Then a further adjustment may be setup and triggered by toggling the trigger bit.
- Fine Adjustment: For the Fractional Output Dividers associated with the Q2 and Q3 outputs, the phase of those outputs may be further adjusted with a granularity of 1/16th of the VCO period. For example a 4GHz VCO frequency gives a granularity of 16ps. This is performed by directly writing the required offset (from the nominal rising edge position) in units of 1/16<sup>th</sup> of the output period into a register. Then the appropriate PLLn\_SYN bit must be toggled to load the new value. Note that toggling this bit will clear all Coarse Delays for all outputs associated with that PLL, so Fine Delays should be set first, before Coarse Delays. The output will then jump directly to that new offset value. For this reason, this adjustment should be made as the input is initially programmed or in high-impedance.

Each output has the capability of being inverted (180 degree phase shift).

## Jitter and Wander Tolerance

The 8T49N286 can be used as a line card device and therefore is expected to tolerate the jitter and wander output of a timing card PLL (e.g. 82P33714).

## Output Drivers

The Q0 to Q7 clock outputs are provided with register-controlled output drivers. By selecting the output drive type in the appropriate register, any of these outputs can support LVCMOS, LVPECL, HCSL or LVDS logic levels.

The operating voltage ranges of each output is determined by its independent output power pin ( $V_{CCO}$ ) and thus each can have different output voltage levels. Output voltage levels of 2.5V or 3.3V are supported for differential operation and LVCMOS operation. In addition, LVCMOS output operation supports 1.8V  $V_{CCO}$ .

Each output may be enabled or disabled by register bits and/or GPIO pins configured as Output Enables. The outputs will be enabled if the register bit and the associated OE pin are both asserted (high). When disabled an output will be in a high impedance state.

### LVCMOS Operation

When a given output is configured to provide LVCMOS levels, then both the Q and nQ outputs will toggle at the selected output frequency. All the previously described configuration and control apply equally to both outputs. Frequency, phase alignment, voltage levels and enable / disable status apply to both the Q and nQ pins. When configured as LVCMOS, the Q and nQ outputs can be selected to be phase-aligned with each other or inverted relative to one another. Phase-aligned outputs will have increased simultaneous switching currents which can negatively affect phase noise performance and power consumption. It is recommended that use of this selection be kept to a minimum.

## Power-Saving Modes

To allow the device to consume the least power possible for a given application, the following functions are included under register control:

- PLL1 may be shut down.
- Any unused output, including all output divider and phase adjustment logic, can be individually powered-off.
- Clock gating on logic that is not being used.

## Status / Control Signals and Interrupts

### General-Purpose I/Os and Interrupts

The 8T49N286 provides eight General Purpose Input / Output (GPIO) pins for miscellaneous status & control functions. Each GPIO may be configured as an input or an output. Each GPIO may be directly controlled from register bits or be used as a predefined function as shown in [Table 4](#). Note that the default state prior to configuration being loaded from internal OTP or external EEPROM will be to set each GPIO to function as an Output Enable.

**Table 4. GPIO Configuration**

| GPIO Pin | Configured as Input     |              | Configured as Output |                |                 |
|----------|-------------------------|--------------|----------------------|----------------|-----------------|
|          | Fixed Function          |              | General Purpose      | Fixed Function | General Purpose |
|          | Output Enable (default) | Clock Select |                      |                |                 |
| 7        | OE[7]                   | CSEL1[1]     | GPIO[7]              | LOS[3]         | GPO[7]          |
| 6        | OE[6]                   | CSEL0[1]     | GPIO[6]              | LOS[2]         | GPO[6]          |
| 5        | OE[5]                   | -            | GPIO[5]              | LOS[1]         | GPO[5]          |
| 4        | OE[4]                   | -            | GPIO[4]              | HOLD[1]        | GPO[4]          |
| 3        | OE[3]                   | CSEL1[0]     | GPIO[3]              | LOL[1]         | GPO[3]          |
| 2        | OE[2]                   | CSEL0[0]     | GPIO[2]              | LOS[0]         | GPO[2]          |
| 1        | OE[1]                   | -            | GPIO[1]              | HOLD[0]        | GPO[1]          |
| 0        | OE[0]                   | -            | GPIO[0]              | LOL[0]         | GPO[0]          |

If used in the Fixed Function mode of operation, the GPIO bits will reflect the real-time status of their respective status bits as shown in [Table 4](#). Note that the LOL signal represents the lock status of the PLL. It does not account for the process of synchronization of the output dividers associated with that PLL. The output dividers programmed to operate from that PLL will automatically go through a re-synchronization process when the PLL locks or re-locks or if the user triggers a re-sync manually via register bit PLLn\_SYN. This synchronization process may result in a period of instability on the affected outputs for a duration of up to 350ns after the re-lock (LOL de-asserts) or the PLLn\_SYN bit is de-asserted.

### Interrupt Functionality

Interrupt functionality includes an interrupt status flag for each of PLL Loss-of-Lock Status (LOL[1:0]), PLL Holdover Status (HOLD[1:0]) and Input Reference Status (LOS[3:0]) that is set whenever there is an alarm on any of those signals. The Status Flag will remain set until the alarm has been cleared and a '1' has been written to the Status Flag's register location or if a reset occurs. Each Status Flag will also have an Interrupt Enable bit that will determine if that Status Flag is allowed to cause the Interrupt Status to be affected (enabled) or not (disabled). All Interrupt Enable bits will be in the disabled state after reset. The Device Interrupt Status flag and nINT output pin are asserted if any of the enabled Interrupt Status flags are set.

### Device Hardware Configuration

The 8T49N286 supports an internal One-Time Programmable (OTP) memory that can be pre-programmed at the factory with one complete device configuration. If the device is set to read a configuration from an external, serial EEPROM, then the values read will overwrite the OTP-defined values.

This configuration can be over-written using the serial interface once reset is complete. Any configuration written via the programming interface needs to be re-written after any power cycle or reset. Please contact Renesas if a specific factory-programmed configuration is desired.

## Device Start-up and Reset Behavior

The 8T49N286 has an internal power-up reset (POR) circuit and a Master Reset input pin nRST. If either is asserted, the device will be in the Reset State.

For highly programmable devices, it is common practice to reset the device immediately after the initial power-on sequence. Renesas recommends connecting the nRST input pin to a programmable logic source for optimal functionality. It is recommended that a minimum pulse width of 10ns be used to drive the nRST input pin.

While in the reset state (nRST input asserted or POR active), the device will operate as follows:

- All registers will return to & be held in their default states as indicated in the applicable register description.
- All internal state machines will be in their reset conditions.
- The serial interface will not respond to read or write cycles.
- The GPIO signals will be configured as OE[7:0] inputs.
- All clock outputs will be disabled.
- All interrupt status and Interrupt Enable bits will be cleared, negating the nINT signal.

Upon the latter of the internal POR circuit expiring or the nRST input negating, the device will exit reset and begin self-configuration.

The device will load an initial block of its internal registers using the configuration stored in the internal One-Time Programmable (OTP) memory. Once this step is complete, the 8T49N286 will check the register settings to see if it should load the remainder of its configuration from an external I<sup>2</sup>C EEPROM at a defined address or continue loading from OTP. See the section on [I<sup>2</sup>C Boot-up](#)

[Initialization Mode](#) for details on how this is performed.

Once the full configuration has been loaded, the device will respond to accesses on the serial port and will attempt to lock both PLLs to the selected sources and begin operation. Once the PLLs are locked, all the outputs derived from a given PLL will be synchronized and output phase adjustments can then be applied if desired.

## Serial Control Port Description

### Serial Control Port Configuration Description

The device has a serial control port capable of responding as a slave in an I<sup>2</sup>C or SPI compatible configuration, to allow access to any of the internal registers for device programming or examination of internal status. All registers are configured to have default values. See the specifics for each register for details. Selection of I<sup>2</sup>C versus SPI protocol will be done via an input pin.

The device has the additional capability of becoming a master on the I<sup>2</sup>C bus only for the purpose of reading its initial register configurations from a serial EEPROM on the I<sup>2</sup>C bus. Writing of the configuration to the serial EEPROM must be performed by another device on the same I<sup>2</sup>C bus or pre-programmed into the device prior to assembly. This capability is unavailable if SPI protocols are selected for the programming interface.

### SPI Mode Operation

In a read operation (R/W bit is '1') data on SDO will be clocked out on the falling edge of SCLK.

In a write operation (R/W bit is '0'), data on SDI will be clocked in on the rising edge of SCLK.



Figure 3. SPI Read Sequencing Diagram

During SPI Write operations, the user may continue to hold nCS low and provide further bytes of data for up to a total of 32,767 bytes in a

single block write. Once nCS is driven high, then all data will be written into sequential registers starting at the address given.



**Figure 4. SPI Write Sequencing Diagram**



**Figure 5. SPI Read/Write Timing Diagram**

**Table 5. Timing Characteristics in SPI Mode**

| Symbol    | Parameter                                                                                       | Min | Typ                  | Max    | Unit |
|-----------|-------------------------------------------------------------------------------------------------|-----|----------------------|--------|------|
| T         | Internal timing parameter used to calculate SPI timing specs                                    |     | T = PLL0 period * 64 |        | ns   |
| $t_{su1}$ | Valid nCS to SCLK rising setup time                                                             | 2T  |                      |        | ns   |
| $t_{su2}$ | Valid SDI to SCLK rising setup time                                                             | 5   |                      |        | ns   |
| $t_{d1}$  | SCLK falling to valid data delay time                                                           |     |                      | 4T + 5 | ns   |
| $t_{d2}$  | nCS rising edge to SDO high impedance delay time                                                |     |                      | 15     | ns   |
| $t_{pw1}$ | SCLK pulse width low                                                                            | 5T  |                      |        | ns   |
| $t_{pw2}$ | SCLK pulse width high                                                                           | 5T  |                      |        | ns   |
| $t_{h1}$  | Valid nCS after valid SCLK hold time                                                            | 2T  |                      |        | ns   |
| $t_{h2}$  | Valid SDI after valid SCLK hold time                                                            | 3T  |                      |        | ns   |
| $t_{csh}$ | Time between consecutive Read-Read or Read-Write accesses (nCS rising edge to nCS falling edge) | 3T  |                      |        | ns   |

NOTE: Specifications guaranteed by design and characterization.

## I<sup>2</sup>C Mode Operation

The I<sup>2</sup>C interface is designed to fully support v2.1 of the I<sup>2</sup>C Specification for Normal and Fast mode operation. The device acts as a slave device on the I<sup>2</sup>C bus at 100kHz or 400kHz using the address defined in the Serial Interface Control register (0006h), as modified by the S\_A0 & S\_A1 input pin settings. The interface accepts byte-oriented block write and block read operations. Two address bytes specify the register address of the byte position of the first register to write or read. Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant

bit first). Read and write block transfers can be stopped after any complete byte transfer. During a write operation, data will not be moved into the registers until the STOP bit is received, at which point, all data received in the block write will be written simultaneously.

For full electrical I<sup>2</sup>C compliance, it is recommended to use external pull-up resistors for SDATA and SCLK. The internal pull-up resistors have a size of 51kΩ typical.

### Current Read



### Sequential Read



### Sequential Write



From master to slave  
 From slave to master

S = Start  
Sr = Repeated start  
A = Acknowledge  
Ā = Non-acknowledge  
P = Stop

**Figure 6. I<sup>2</sup>C Slave Read and Write Cycle Sequencing**

## I<sup>2</sup>C Master Mode

When operating in I<sup>2</sup>C mode, the 8T49N286 has the capability to become a bus master on the I<sup>2</sup>C bus for the purposes of reading its configuration from an external I<sup>2</sup>C EEPROM. Only a block read cycle will be supported.

As an I<sup>2</sup>C bus master, the 8T49N286 will support the following functions:

- 7-bit addressing mode
- Base address register for EEPROM
- Validation of the read block via CCITT-8 CRC check against value stored in last byte (E0h) of EEPROM
- Support for 100kHz and 400kHz operation with speed negotiation. If bit d0 is set at Byte address 05h in the EEPROM, this will shift from 100kHz operation to 400kHz operation.
- Support for 1- or 2-byte addressing mode
- Master arbitration with programmable number of retries

- Fixed-period cycle response timer to prevent permanently hanging the I<sup>2</sup>C bus.
- Read will abort with an alarm (BOOTFAIL) if any of the following conditions occur: Slave NACK, Arbitration Fail, Collision during Address Phase, CRC failure, Slave Response time-out

The 8T49N286 will not support the following functions:

- I<sup>2</sup>C General Call
- Slave clock stretching
- I<sup>2</sup>C Start Byte protocol
- EEPROM Chaining
- CBUS compatibility
- Responding to its own slave address when acting as a master
- Writing to external I<sup>2</sup>C devices including the external EEPROM used for booting

Sequential Read (1-Byte Offset Address)



Sequential Read (2-Byte Offset Address)



From master to slave  
 From slave to master

S = Start  
Sr = Repeated start  
A = Acknowledge  
 $\bar{A}$  = Non-acknowledge  
P = Stop

**Figure 7. I<sup>2</sup>C Master Read Cycle Sequencing**

## I<sup>2</sup>C Boot-up Initialization Mode

If enabled (via the BOOT\_EEP bit in the Startup register), once the nRST input has been de-asserted (high) and its internal power-up reset sequence has completed, the device will contend for ownership of the I<sup>2</sup>C bus to read its initial register settings from a memory location on the I<sup>2</sup>C bus. The address of that memory location is kept in non-volatile memory in the Startup register. During the boot-up process, the device will not respond to serial control port accesses. Once the initialization process is complete, the contents of any of the device's registers can be altered. It is the responsibility of the user to make any desired adjustments in initial values directly in the serial bus memory.

If a NACK is received to any of the read cycles performed by the device during the initialization process, or if the CRC does not match the one stored in address E0h of the EEPROM the process will be aborted and any uninitialized registers will remain with their default values. The BOOTFAIL bit (021Eh) in the Global Interrupt Status register will also be set in this event.

If the BOOTFAIL bit is set, then both LOL[n] indicators will be set.

Contents of the EEPROM should be as shown in [Table 6](#).

**Table 6. External Serial EEPROM Contents**

| EEPROM Offset<br>(Hex) | Contents                                       |                                                |    |    |    |    |    |    |                                                        |
|------------------------|------------------------------------------------|------------------------------------------------|----|----|----|----|----|----|--------------------------------------------------------|
|                        | D7                                             | D6                                             | D5 | D4 | D3 | D2 | D1 | D0 |                                                        |
| 00                     | 1                                              | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | 1                                                      |
| 01                     | 1                                              | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | 1                                                      |
| 02                     | 1                                              | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | 1                                                      |
| 03                     | 1                                              | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | 1                                                      |
| 04                     | 1                                              | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | 1                                                      |
| 05                     | 1                                              | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | Serial EEPROM Speed Select<br>0 = 100kHz<br>1 = 400kHz |
| 06                     | 1                                              | 8T49N286 Device I <sup>2</sup> C Address [6:2] |    |    |    |    |    | 1  | 1                                                      |
| 07                     | 0                                              | 0                                              | 0  | 0  | 0  | 0  | 0  | 0  | 0                                                      |
| 08 - DF                | Desired contents of Device Registers 08h - DFh |                                                |    |    |    |    |    |    |                                                        |
| E0                     | Serial EEPROM CRC                              |                                                |    |    |    |    |    |    |                                                        |
| E1 - FF                | Unused                                         |                                                |    |    |    |    |    |    |                                                        |

## Register Descriptions

Table 7A. Register Blocks

| Register Ranges Offset (Hex) | Register Block Description                |
|------------------------------|-------------------------------------------|
| 0000 - 0001                  | Startup Control Registers                 |
| 0002 - 0005                  | Device ID Control Registers               |
| 0006 - 0007                  | Serial Interface Control Registers        |
| 0008 - 003A                  | Digital PLL0 Control Registers            |
| 003B - 006D                  | Digital PLL1 Control Registers            |
| 006E - 0076                  | GPIO Control Registers                    |
| 0077 - 00AB                  | Output Clock Control Registers            |
| 00AC - 00AF                  | Analog PLL0 Control Registers             |
| 00B0 - 00B3                  | Analog PLL1 Control Registers             |
| 00B4 - 00B8                  | Power-Down Control Registers              |
| 00B9 - 00C6                  | Input Monitor Control Registers           |
| 00C7                         | Interrupt Enable Register                 |
| 00C8 - 00CB                  | Digital Phase Detector Control Registers  |
| 00CC - 01FF                  | Reserved <sup>1</sup>                     |
| 0200 - 0203                  | Interrupt Status Registers                |
| 0204                         | Output Phase Adjustment Status Register   |
| 0205 - 020E                  | Digital PLL0 Status Registers             |
| 020F - 0218                  | Digital PLL1 Status Registers             |
| 0219                         | General-Purpose Input Status Register     |
| 021A - 021F                  | Global Interrupt and Boot Status Register |
| 0220 - 03FF                  | Reserved <sup>1</sup>                     |

NOTE 1: Reserved. Always write 0 to this bit location. Read values are not defined.

**Table 7B. Startup Control Register Bit Field Locations and Descriptions**

| Startup Control Register Block Field Locations |              |               |    |    |    |      |           |           |
|------------------------------------------------|--------------|---------------|----|----|----|------|-----------|-----------|
| Address (Hex)                                  | D7           | D6            | D5 | D4 | D3 | D2   | D1        | D0        |
| 0000                                           | EEP_RTY[4:0] |               |    |    |    | Rsvd | nBOOT OTP | nBOOT_EEP |
| 0001                                           | EEP_A15      | EEP_ADDR[6:0] |    |    |    |      |           |           |

| Startup Control Register Block Field Descriptions |            |               |                                                                                                                                                                                          |
|---------------------------------------------------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                    | Field Type | Default Value | Description                                                                                                                                                                              |
| EEP_RTY[4:0]                                      | R/W        | 00001b        | Select number of times arbitration for the I <sup>2</sup> C bus to read the serial EEPROM will be retried before being aborted. Note that this number does not include the original try. |
| nBOOT OTP                                         | R/W        | NOTE 1        | Internal One-Time Programmable (OTP) memory usage on power-up:<br>0 = Load power-up configuration from OTP<br>1 = Only load 1st eight bytes from OTP                                     |
| nBOOT_EEP                                         | R/W        | NOTE 1        | External EEPROM usage on power-up:<br>0 = Load power-up configuration from external serial EEPROM (overwrites OTP values)<br>1 = Don't use external EEPROM                               |
| EEP_A15                                           | R/W        | NOTE 1        | Serial EEPROM supports 15-bit addressing mode (multiple pages).                                                                                                                          |
| EEP_ADDR[6:0]                                     | R/W        | NOTE 1        | I <sup>2</sup> C base address for serial EEPROM.                                                                                                                                         |
| Rsvd                                              | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                              |

NOTE 1: These values are specific to the device configuration and can be customized when ordering. Please refer to the FemtoClock NG Universal Frequency Translator Ordering Product Information guide for more details.

**Table 7C. Device ID Control Register Bit Field Locations and Descriptions**

| Device ID Register Control Block Field Locations |                |    |    |    |    |                 |    |    |
|--------------------------------------------------|----------------|----|----|----|----|-----------------|----|----|
| Address (Hex)                                    | D7             | D6 | D5 | D4 | D3 | D2              | D1 | D0 |
| 0002                                             | REV_ID[3:0]    |    |    |    |    | DEV_ID[15:12]   |    |    |
| 0003                                             | DEV_ID[11:4]   |    |    |    |    |                 |    |    |
| 0004                                             | DEV_ID[3:0]    |    |    |    |    | DASH_CODE[10:7] |    |    |
| 0005                                             | DASH_CODE[6:0] |    |    |    |    |                 |    | 1  |

| Device ID Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                      | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                      |
| REV_ID[3:0]                                         | R/W        | 0000b         | Device revision.                                                                                                                                                                                                                                                                                                                 |
| DEV_ID[15:0]                                        | R/W        | 0604h         | Device ID code.                                                                                                                                                                                                                                                                                                                  |
| DASH_CODE [10:0]                                    | R/W        | NOTE 1        | Device Dash Code:<br>Decimal value assigned by Renesas to identify the configuration loaded at the factory. May be over-written by users at any time. Refer to <i>FemtoClock NG Universal Frequency Translator Ordering Product Information</i> to identify major configuration parameters associated with this Dash Code value. |

NOTE 1: These values are specific to the device configuration and can be customized when ordering. Please refer to the FemtoClock NG Universal Frequency Translator Ordering Product Information guide or custom datasheet addendum for more details.

**Table 7D. Serial Interface Control Register Bit Field Locations and Descriptions**

| Serial Interface Control Block Field Locations |         |             |    |    |    |           |    |           |
|------------------------------------------------|---------|-------------|----|----|----|-----------|----|-----------|
| Address (Hex)                                  | D7      | D6          | D5 | D4 | D3 | D2        | D1 | D0        |
| 0006                                           | SPI_SEL | UFTADD[6:2] |    |    |    | UFTADD[1] |    | UFTADD[0] |
| 0007                                           | Rsvd    |             |    |    | 1  |           |    |           |

| Device ID Control Register Block Field Descriptions |            |                        |                                                                                                                                                                 |
|-----------------------------------------------------|------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                      | Field Type | Default Value          | Description                                                                                                                                                     |
| SPI_SEL                                             | R/O        | 0b                     | Select Mode for serial interface as read from the nI2C_SPI pin:<br>0 = I <sup>2</sup> C<br>1 = SPI                                                              |
| UFTADD[6:2]                                         | R/W        | <a href="#">NOTE 1</a> | Configurable portion of I <sup>2</sup> C Base Address (bits 6:2) for this device.                                                                               |
| UFTADD[1]                                           | R/O        | 0b                     | I <sup>2</sup> C Base Address bit 1. This address bit reflects the status of the S_A1 / SDI external input pin. See <a href="#">Table 1</a> , Pin Descriptions. |
| UFTADD[0]                                           | R/O        | 0b                     | I <sup>2</sup> C Base Address bit 0. This address bit reflects the status of the S_A0 / nCS external input pin. See <a href="#">Table 1</a> , Pin Descriptions. |
| Rsvd                                                | R/W        | -                      | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                     |

NOTE 1: These values are specific to the device configuration and can be customized when ordering. Generic dash codes -900 through -908, -998 and -999 are available and programmed with the default I<sup>2</sup>C address of 1111100b. Please refer to the FemtoClock NG Universal Frequency Translator Ordering Product Information guide for more details.

**Table 7E. Digital PLL0 Input Control Register Bit Field Locations and Descriptions**

| Digital PLL0 Input Control Register Block Field Locations |              |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
|-----------------------------------------------------------|--------------|-----------|-------------|---------------|-------------|------|-------------|---------|--|--|--|--|--|--|--|
| Address (Hex)                                             | D7           | D6        | D5          | D4            | D3          | D2   | D1          | D0      |  |  |  |  |  |  |  |
| 0008                                                      | REFSEL0[2:0] |           |             | FBSEL0[2:0]   |             |      | RVRT0       | SWMODE0 |  |  |  |  |  |  |  |
| 0009                                                      | PRI0_3[1:0]  |           | PRI0_2[1:0] |               | PRI0_1[1:0] |      | PRI0_0[1:0] |         |  |  |  |  |  |  |  |
| 000A                                                      | REFDIS0_3    | REFDIS0_2 | REFDIS0_1   | REFDIS0_0     | Rsvd        | Rsvd | STATE0[1:0] |         |  |  |  |  |  |  |  |
| 000B                                                      | Rsvd         |           |             | PRE0_0[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 000C                                                      | PRE0_0[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 000D                                                      | PRE0_0[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 000E                                                      | Rsvd         |           |             | PRE0_1[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 000F                                                      | PRE0_1[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0010                                                      | PRE0_1[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0011                                                      | Rsvd         |           |             | PRE0_2[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 0012                                                      | PRE0_2[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0013                                                      | PRE0_2[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0014                                                      | Rsvd         |           |             | PRE0_3[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 0015                                                      | PRE0_3[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0016                                                      | PRE0_3[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |

| Digital PLL0 Input Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                               | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| REFSEL0[2:0]                                                 | R/W        | 000b          | Input reference selection for Digital PLL0:<br>000 = Automatic selection<br>001 = Manual selection by GPIO inputs<br>010 through 011 = Reserved<br>100 = Force selection of Input Reference 0<br>101 = Force selection of Input Reference 1<br>110 = Force selection of Input Reference 2<br>111 = Force selection of Input Reference 3                                                                                                                                                                                         |
| FBSEL0[2:0]                                                  | R/W        | 000b          | Feedback mode selection for Digital PLL0:<br>000 - 011 = internal feedback divider<br>100 = external feedback from Input Reference 0<br>101 = external feedback from Input Reference 1<br>110 = external feedback from Input Reference 2<br>111 = external feedback from Input Reference 3                                                                                                                                                                                                                                      |
| RVRT0                                                        | R/W        | 1b            | Automatic switching mode for Digital PLL0:<br>0 = non-revertive switching<br>1 = revertive switching                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SWMODE0                                                      | R/W        | 1b            | Controls how Digital PLL0 adjusts output phase when switching between input references:<br>0 = Absorb any phase differences between old and new input references at the PLL output. Recommended for use when both input references are in the same clock domain.<br>1 = Limit the maximum rate of phase change at the PLL output when adjusting to a new input reference's phase/frequency using phase-slope limiting as set in the SLEWn bits. Recommended for use when the input references are not in the same clock domain. |
| PRI0_0[1:0]                                                  | R/W        | 00b           | Switchover priority for Input Reference 0 when used by Digital PLL0:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                                                                                                                                                                                                                                                                                                                        |

| Digital PLL0 Input Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                       |
|--------------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                               | Field Type | Default Value | Description                                                                                                                                                                                                                           |
| PRI0_1[1:0]                                                  | R/W        | 01b           | Switchover priority for Input Reference 1 when used by Digital PLL0:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                              |
| PRI0_2[1:0]                                                  | R/W        | 10b           | Switchover priority for Input Reference 2 when used by Digital PLL0:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                              |
| PRI0_3[1:0]                                                  | R/W        | 11b           | Switchover priority for Input Reference 3 when used by Digital PLL0:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                              |
| REFDIS0_0                                                    | R/W        | 0b            | Input Reference 0 Switching Selection Disable for Digital PLL0:<br>0 = Input Reference 0 is included in the switchover sequence for Digital PLL0<br>1 = Input Reference 0 is not included in the switchover sequence for Digital PLL0 |
| REFDIS0_1                                                    | R/W        | 0b            | Input Reference 1 Switching Selection Disable for Digital PLL0:<br>0 = Input Reference 1 is included in the switchover sequence for Digital PLL0<br>1 = Input Reference 1 is not included in the switchover sequence for Digital PLL0 |
| REFDIS0_2                                                    | R/W        | 0b            | Input Reference 2 Switching Selection Disable for Digital PLL0:<br>0 = Input Reference 2 is included in the switchover sequence for Digital PLL0<br>1 = Input Reference 2 is not included in the switchover sequence for Digital PLL0 |
| REFDIS0_3                                                    | R/W        | 0b            | Input Reference 3 Switching Selection Disable for Digital PLL0:<br>0 = Input Reference 3 is included in the switchover sequence for Digital PLL0<br>1 = Input Reference 3 is not included in the switchover sequence for Digital PLL0 |
| STATE0[1:0]                                                  | R/W        | 00b           | Digital PLL0 State Machine Control:<br>00 = Run automatically<br>01 = Force FREERUN state - set this if in Synthesizer Mode for PLL0.<br>10 = Force NORMAL state<br>11 = Force HOLDOVER state                                         |
| PRE0_0[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 0 when used by Digital PLL0.                                                                                                                                                                    |
| PRE0_1[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 1 when used by Digital PLL0.                                                                                                                                                                    |
| PRE0_2[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 2 when used by Digital PLL0.                                                                                                                                                                    |
| PRE0_3[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 3 when used by Digital PLL0.                                                                                                                                                                    |
| Rsvd                                                         | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                           |

**Table 7F. Digital PLL0 Feedback Control Register Bit Field Locations and Descriptions**

| Digital PLL0 Feedback Control Register Block Field Locations |               |                |                |            |                 |                |               |             |  |  |  |  |
|--------------------------------------------------------------|---------------|----------------|----------------|------------|-----------------|----------------|---------------|-------------|--|--|--|--|
| Address (Hex)                                                | D7            | D6             | D5             | D4         | D3              | D2             | D1            | D0          |  |  |  |  |
| 0017                                                         |               |                |                |            | M1_0_0[23:16]   |                |               |             |  |  |  |  |
| 0018                                                         |               |                |                |            | M1_0_0[15:8]    |                |               |             |  |  |  |  |
| 0019                                                         |               |                |                |            | M1_0_0[7:0]     |                |               |             |  |  |  |  |
| 001A                                                         |               |                |                |            | M1_0_1[23:16]   |                |               |             |  |  |  |  |
| 001B                                                         |               |                |                |            | M1_0_1[15:8]    |                |               |             |  |  |  |  |
| 001C                                                         |               |                |                |            | M1_0_1[7:0]     |                |               |             |  |  |  |  |
| 001D                                                         |               |                |                |            | M1_0_2[23:16]   |                |               |             |  |  |  |  |
| 001E                                                         |               |                |                |            | M1_0_2[15:8]    |                |               |             |  |  |  |  |
| 001F                                                         |               |                |                |            | M1_0_2[7:0]     |                |               |             |  |  |  |  |
| 0020                                                         |               |                |                |            | M1_0_3[23:16]   |                |               |             |  |  |  |  |
| 0021                                                         |               |                |                |            | M1_0_3[15:8]    |                |               |             |  |  |  |  |
| 0022                                                         |               |                |                |            | M1_0_3[7:0]     |                |               |             |  |  |  |  |
| 0023                                                         |               | LCKBW0[3:0]    |                |            |                 | ACQBW0[3:0]    |               |             |  |  |  |  |
| 0024                                                         |               | LCKDAMP0[2:0]  |                |            | ACQDAMP0[2:0]   |                | PLLGAIN0[1:0] |             |  |  |  |  |
| 0025                                                         |               | Rsvd           |                | Rsvd       |                 | Rsvd           |               | Rsvd        |  |  |  |  |
| 0026                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 0027                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 0028                                                         |               | Rsvd           |                |            |                 |                |               | Rsvd        |  |  |  |  |
| 0029                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 002A                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 002B                                                         |               | FFh            |                |            |                 |                |               |             |  |  |  |  |
| 002C                                                         |               | FFh            |                |            |                 |                |               |             |  |  |  |  |
| 002D                                                         |               | FFh            |                |            |                 |                |               |             |  |  |  |  |
| 002E                                                         |               | FFh            |                |            |                 |                |               |             |  |  |  |  |
| 002F                                                         | SLEW0[1:0]    | Rsvd           |                | HOLD0[1:0] | Rsvd            | HOLD AVG0      | FASTLCK0      |             |  |  |  |  |
| 0030                                                         |               | LOCK0[7:0]     |                |            |                 |                |               |             |  |  |  |  |
| 0031                                                         |               | Rsvd           |                |            |                 |                |               | DSM_INT0[8] |  |  |  |  |
| 0032                                                         |               | DSM_INT0[7:0]  |                |            |                 |                |               |             |  |  |  |  |
| 0033                                                         |               | Rsvd           |                |            | DSMFRAC0[20:16] |                |               |             |  |  |  |  |
| 0034                                                         |               | DSMFRAC0[15:8] |                |            |                 |                |               |             |  |  |  |  |
| 0035                                                         |               | DSMFRAC0[7:0]  |                |            |                 |                |               |             |  |  |  |  |
| 0036                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 0037                                                         |               | 01h            |                |            |                 |                |               |             |  |  |  |  |
| 0038                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 0039                                                         |               | Rsvd           |                |            |                 |                |               |             |  |  |  |  |
| 003A                                                         | DSM_ORD0[1:0] |                | DCXOGAIN0[1:0] | Rsvd       |                 | DITHGAIN0[2:0] |               |             |  |  |  |  |

| Digital PLL0 Feedback Configuration Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                                        | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                       |
| M1_0_0[23:0]                                                          | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 0 when used by Digital PLL0.                                                                                                                                                                                                                                        |
| M1_0_1[23:0]                                                          | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 1 when used by Digital PLL0.                                                                                                                                                                                                                                        |
| M1_0_2[23:0]                                                          | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 2 when used by Digital PLL0.                                                                                                                                                                                                                                        |
| M1_0_3[23:0]                                                          | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 3 when used by Digital PLL0.                                                                                                                                                                                                                                        |
| LCKBW0[3:0]                                                           | R/W        | 0111b         | Digital PLL0 Loop Bandwidth while locked:<br>0000 = Reserved<br>0001 = Reserved<br>0010 = Reserved<br>0011 = 1.40625Hz<br>0100 = 2.8125Hz<br>0101 = 5.625Hz<br>0110 = 11.25Hz<br>0111 = 22.5Hz<br>1000 = 45Hz<br>1001 = 90Hz<br>1010 = 180Hz<br>1011 = 360Hz<br>1100 through 1111 = Reserved                      |
| ACQBW0[3:0]                                                           | R/W        | 0111b         | Digital PLL0 Loop Bandwidth while in acquisition (not-locked):<br>0000 = Reserved<br>0001 = Reserved<br>0010 = Reserved<br>0011 = 1.40625Hz<br>0100 = 2.8125Hz<br>0101 = 5.625Hz<br>0110 = 11.25Hz<br>0111 = 22.5Hz<br>1000 = 45Hz<br>1001 = 90Hz<br>1010 = 180Hz<br>1011 = 360Hz<br>1100 through 1111 = Reserved |
| LCKDAMP0[2:0]                                                         | R/W        | 011b          | Damping factor for Digital PLL0 while locked:<br>000 = Reserved<br>001 = 1<br>010 = 2<br>011 = 5<br>100 = 10<br>101 = 20<br>110 = Reserved<br>111 = Reserved                                                                                                                                                      |
| ACQDAMP0[2:0]                                                         | R/W        | 011b          | Damping factor for Digital PLL0 while in acquisition (not locked):<br>000 = Reserved<br>001 = 1<br>010 = 2<br>011 = 5<br>100 = 10<br>101 = 20<br>110 = Reserved<br>111 = Reserved                                                                                                                                 |

| Digital PLL0 Feedback Configuration Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                                        | Field Type | Default Value | Description                                                                                                                                                                                                                      |
| PLLGAIN0[1:0]                                                         | R/W        | 01b           | Digital Loop Filter Gain Settings for Digital PLL0:<br>00 = 0.5<br>01 = 1<br>10 = 1.5<br>11 = 2                                                                                                                                  |
| SLEW0[1:0]                                                            | R/W        | 00b           | Phase-slope control for Digital PLL0:<br>00 = no limit - controlled by loop bandwidth of Digital PLL0, <a href="#">NOTE1</a> .<br>01 = 83 $\mu$ sec/sec<br>10 = 13 $\mu$ sec/sec<br>11 = Reserved                                |
| HOLD0[1:0]                                                            | R/W        | 00b           | Holdover Averaging mode selection for Digital PLL0:<br>00 = Instantaneous mode - uses historical value 100ms prior to entering holdover<br>01 = Fast Average Mode<br>10 = Reserved<br>11 = Set VCO control voltage to $V_{CC}/2$ |
| HOLDAVG0                                                              | R/W        | 0b            | Holdover Averaging Enable for Digital PLL0:<br>0 = Holdover averaging disabled<br>1 = Holdover averaging enabled as defined in HOLD0[1:0]                                                                                        |
| FASTLCK0                                                              | R/W        | 0b            | Enables Fast Lock operation for Digital PLL0:<br>0 = Normal locking using LCKBW0 & LCKDAMP0 fields in all cases<br>1 = Fast Lock mode using ACQBW0 & ACQDAMP0 when not phase locked and LCKBW0 & LCKDAMP0 once phase locked      |
| LOCK0[7:0]                                                            | R/W        | 3Fh           | Lock window size for Digital PLL0. Unsigned 2's complement binary number in steps of 2.5ns, giving a total range of 640ns. Do not program to 0.                                                                                  |
| DSM_INT0[8:0]                                                         | R/W        | 02Dh          | Integer portion of the Delta-Sigma Modulator value. Do not set higher than FFh. This implies that for crystal frequencies lower than 16MHz, the doubler circuit must be enabled.                                                 |
| DSMFRAC0[20:0]                                                        | R/W        | 000000h       | Fractional portion of Delta-Sigma Modulator value. Divide this number by $2^{21}$ to determine the actual fraction.                                                                                                              |
| DSM_ORD0[1:0]                                                         | R/W        | 11b           | Delta-Sigma Modulator Order for Digital PLL0:<br>00 = Delta-Sigma Modulator disabled<br>01 = 1st order modulation<br>10 = 2nd order modulation<br>11 = 3rd order modulation                                                      |
| DCXOGAIN0[1:0]                                                        | R/W        | 01b           | Multiplier applied to instantaneous frequency error before it is applied to the Digitally Controlled Oscillator in Digital PLL0:<br>00 = 0.5<br>01 = 1<br>10 = 2<br>11 = 4                                                       |
| DITHGAIN0[2:0]                                                        | R/W        | 000b          | Dither Gain setting for Digital PLL0:<br>000 = no dither<br>001 = Least Significant Bit (LSB) only<br>010 = 2 LSBs<br>011 = 4 LSBs<br>100 = 8 LSBs<br>101 = 16 LSBs<br>110 = 32 LSBs<br>111 = 64 LSBs                            |
| Rsvd                                                                  | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                      |

NOTE 1: Settings other than "00" may result in a significant increase in initial lock time.

**Table 7G. Digital PLL1 Input Control Register Bit Field Locations and Descriptions**

| Digital PLL1 Input Control Register Block Field Locations |              |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
|-----------------------------------------------------------|--------------|-----------|-------------|---------------|-------------|------|-------------|---------|--|--|--|--|--|--|--|
| Address (Hex)                                             | D7           | D6        | D5          | D4            | D3          | D2   | D1          | D0      |  |  |  |  |  |  |  |
| 003B                                                      | REFSEL1[2:0] |           |             | FBSEL1[2:0]   |             |      | RVRT1       | SWMODE1 |  |  |  |  |  |  |  |
| 003C                                                      | PRI1_3[1:0]  |           | PRI1_2[1:0] |               | PRI1_1[1:0] |      | PRI1_0[1:0] |         |  |  |  |  |  |  |  |
| 003D                                                      | REFDIS1_3    | REFDIS1_2 | REFDIS1_1   | REFDIS1_0     | Rsvd        | Rsvd | STATE1[1:0] |         |  |  |  |  |  |  |  |
| 003E                                                      | Rsvd         |           |             | PRE1_0[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 003F                                                      | PRE1_0[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0040                                                      | PRE1_0[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0041                                                      | Rsvd         |           |             | PRE1_1[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 0042                                                      | PRE1_1[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0043                                                      | PRE1_1[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0044                                                      | Rsvd         |           |             | PRE1_2[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 0045                                                      | PRE1_2[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0046                                                      | PRE1_2[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0047                                                      | Rsvd         |           |             | PRE1_3[20:16] |             |      |             |         |  |  |  |  |  |  |  |
| 0048                                                      | PRE1_3[15:8] |           |             |               |             |      |             |         |  |  |  |  |  |  |  |
| 0049                                                      | PRE1_3[7:0]  |           |             |               |             |      |             |         |  |  |  |  |  |  |  |

| Digital PLL1 Input Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                               | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| REFSEL1[2:0]                                                 | R/W        | 000b          | Input reference selection for Digital PLL1:<br>000 = Automatic selection<br>001 = Manual selection by GPIO inputs<br>010 through 011 = Reserved<br>100 = Force selection of Input Reference 0<br>101 = Force selection of Input Reference 1<br>110 = Force selection of Input Reference 2<br>111 = Force selection of Input Reference 3                                                                                                                                                                                         |
| FBSEL1[2:0]                                                  | R/W        | 000b          | Feedback mode selection for Digital PLL1:<br>000 through 011 = internal feedback divider<br>100 = external feedback from Input Reference 0<br>101 = external feedback from Input Reference 1<br>110 = external feedback from Input Reference 2<br>111 = external feedback from Input Reference 3                                                                                                                                                                                                                                |
| RVRT1                                                        | R/W        | 1b            | Automatic switching mode for Digital PLL1:<br>0 = non-revertive switching<br>1 = revertive switching                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SWMODE1                                                      | R/W        | 1b            | Controls how Digital PLL1 adjusts output phase when switching between input references:<br>0 = Absorb any phase differences between old and new input references at the PLL output. Recommended for use when both input references are in the same clock domain.<br>1 = Limit the maximum rate of phase change at the PLL output when adjusting to a new input reference's phase/frequency using phase-slope limiting as set in the SLEWn bits. Recommended for use when the input references are not in the same clock domain. |
| PRI1_0[1:0]                                                  | R/W        | 00b           | Switchover priority for Input Reference 0 when used by Digital PLL1:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                                                                                                                                                                                                                                                                                                                        |

| Digital PLL1 Input Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                       |
|--------------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                               | Field Type | Default Value | Description                                                                                                                                                                                                                           |
| PRI1_1[1:0]                                                  | R/W        | 01b           | Switchover priority for Input Reference 1 when used by Digital PLL1:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                              |
| PRI1_2[1:0]                                                  | R/W        | 10b           | Switchover priority for Input Reference 2 when used by Digital PLL1:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                              |
| PRI1_3[1:0]                                                  | R/W        | 11b           | Switchover priority for Input Reference 3 when used by Digital PLL1:<br>00 = 1st priority<br>01 = 2nd priority<br>10 = 3rd priority<br>11 = 4th priority                                                                              |
| REFDIS1_0                                                    | R/W        | 0b            | Input Reference 0 Switching Selection Disable for Digital PLL1:<br>0 = Input Reference 0 is included in the switchover sequence for Digital PLL1<br>1 = Input Reference 0 is not included in the switchover sequence for Digital PLL1 |
| REFDIS1_1                                                    | R/W        | 0b            | Input Reference 1 Switching Selection Disable for Digital PLL1:<br>0 = Input Reference 1 is included in the switchover sequence for Digital PLL1<br>1 = Input Reference 1 is not included in the switchover sequence for Digital PLL1 |
| REFDIS1_2                                                    | R/W        | 0b            | Input Reference 2 Switching Selection Disable for Digital PLL1:<br>0 = Input Reference 2 is included in the switchover sequence for Digital PLL1<br>1 = Input Reference 2 is not included in the switchover sequence for Digital PLL1 |
| REFDIS1_3                                                    | R/W        | 0b            | Input Reference 3 Switching Selection Disable for Digital PLL1:<br>0 = Input Reference 3 is included in the switchover sequence for Digital PLL1<br>1 = Input Reference 3 is not included in the switchover sequence for Digital PLL1 |
| STATE1[1:0]                                                  | R/W        | 00b           | Digital PLL1 State Machine Control:<br>00 = Run automatically<br>01 = Force FREERUN state - set this if in Synthesizer Mode for PLL1<br>10 = Force NORMAL state<br>11 = Force HOLDOVER state                                          |
| PRE1_0[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 0 when used by Digital PLL1.                                                                                                                                                                    |
| PRE1_1[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 1 when used by Digital PLL1.                                                                                                                                                                    |
| PRE1_2[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 2 when used by Digital PLL1.                                                                                                                                                                    |
| PRE1_3[20:0]                                                 | R/W        | 000000h       | Pre-divider ratio for Input Reference 3 when used by Digital PLL1.                                                                                                                                                                    |
| Rsvd                                                         | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                           |

Table 7H. Digital PLL1 Feedback Control Register Bit Field Locations and Descriptions

| Digital PLL1 Feedback Control Register Block Field Locations |                |    |                |                 |               |      |                |             |  |  |  |  |  |
|--------------------------------------------------------------|----------------|----|----------------|-----------------|---------------|------|----------------|-------------|--|--|--|--|--|
| Address (Hex)                                                | D7             | D6 | D5             | D4              | D3            | D2   | D1             | D0          |  |  |  |  |  |
| 004A                                                         |                |    |                |                 | M1_1_0[23:16] |      |                |             |  |  |  |  |  |
| 004B                                                         |                |    |                |                 | M1_1_0[15:8]  |      |                |             |  |  |  |  |  |
| 004C                                                         |                |    |                |                 | M1_1_0[7:0]   |      |                |             |  |  |  |  |  |
| 004D                                                         |                |    |                |                 | M1_1_1[23:16] |      |                |             |  |  |  |  |  |
| 004E                                                         |                |    |                |                 | M1_1_1[15:8]  |      |                |             |  |  |  |  |  |
| 004F                                                         |                |    |                |                 | M1_1_1[7:0]   |      |                |             |  |  |  |  |  |
| 0050                                                         |                |    |                |                 | M1_1_2[23:16] |      |                |             |  |  |  |  |  |
| 0051                                                         |                |    |                |                 | M1_1_2[15:8]  |      |                |             |  |  |  |  |  |
| 0052                                                         |                |    |                |                 | M1_1_2[7:0]   |      |                |             |  |  |  |  |  |
| 0053                                                         |                |    |                |                 | M1_1_3[23:16] |      |                |             |  |  |  |  |  |
| 0054                                                         |                |    |                |                 | M1_1_3[15:8]  |      |                |             |  |  |  |  |  |
| 0055                                                         |                |    |                |                 | M1_1_3[7:0]   |      |                |             |  |  |  |  |  |
| 0056                                                         | LCKBW1[3:0]    |    |                | ACQBW1[3:0]     |               |      |                |             |  |  |  |  |  |
| 0057                                                         | LCKDAMP1[2:0]  |    |                | ACQDAMP1[2:0]   |               |      | PLLGAIN1[1:0]  |             |  |  |  |  |  |
| 0058                                                         | Rsvd           |    | Rsvd           | Rsvd            |               |      |                | Rsvd        |  |  |  |  |  |
| 0059                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 005A                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 005B                                                         | Rsvd           |    |                |                 |               |      |                | Rsvd        |  |  |  |  |  |
| 005C                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 005D                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 005E                                                         | FFh            |    |                |                 |               |      |                |             |  |  |  |  |  |
| 005F                                                         | FFh            |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0060                                                         | FFh            |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0061                                                         | FFh            |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0062                                                         | SLEW1[1:0]     |    | Rsvd           | HOLD1[1:0]      |               | Rsvd | HOLDAVG1       | FASTLCK1    |  |  |  |  |  |
| 0063                                                         | LOCK1[7:0]     |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0064                                                         | Rsvd           |    |                |                 |               |      |                | DSM_INT1[8] |  |  |  |  |  |
| 0065                                                         | DSM_INT1[7:0]  |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0066                                                         | Rsvd           |    |                | DSMFRAC1[20:16] |               |      |                |             |  |  |  |  |  |
| 0067                                                         | DSMFRAC1[15:8] |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0068                                                         | DSMFRAC1[7:0]  |    |                |                 |               |      |                |             |  |  |  |  |  |
| 0069                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 006A                                                         | 01h            |    |                |                 |               |      |                |             |  |  |  |  |  |
| 006B                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 006C                                                         | Rsvd           |    |                |                 |               |      |                |             |  |  |  |  |  |
| 006D                                                         | DSM_ORD1[1:0]  |    | DCXOGAIN1[1:0] |                 |               | Rsvd | DITHGAIN1[2:0] |             |  |  |  |  |  |

Digital PLL1 Feedback Configuration Register Block Field Descriptions

| Bit Field Name | Field Type | Default Value | Description                                                                |
|----------------|------------|---------------|----------------------------------------------------------------------------|
| M1_1_0[23:0]   | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 0 when used by Digital PLL1. |
| M1_1_1[23:0]   | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 1 when used by Digital PLL1. |
| M1_1_2[23:0]   | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 2 when used by Digital PLL1. |

| Digital PLL1 Feedback Configuration Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                                        | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                       |
| M1_1_3[23:0]                                                          | R/W        | 070000h       | M1 Feedback divider ratio for Input Reference 3 when used by Digital PLL1.                                                                                                                                                                                                                                        |
| LCKBW1[3:0]                                                           | R/W        | 0111b         | Digital PLL1 Loop Bandwidth while locked:<br>0000 = Reserved<br>0001 = Reserved<br>0010 = Reserved<br>0011 = 1.40625Hz<br>0100 = 2.8125Hz<br>0101 = 5.625Hz<br>0110 = 11.25Hz<br>0111 = 22.5Hz<br>1000 = 45Hz<br>1001 = 90Hz<br>1010 = 180Hz<br>1011 = 360Hz<br>1100 through 1111 = Reserved                      |
| ACQBW1[3:0]                                                           | R/W        | 0111b         | Digital PLL1 Loop Bandwidth while in acquisition (not-locked):<br>0000 = Reserved<br>0001 = Reserved<br>0010 = Reserved<br>0011 = 1.40625Hz<br>0100 = 2.8125Hz<br>0101 = 5.625Hz<br>0110 = 11.25Hz<br>0111 = 22.5Hz<br>1000 = 45Hz<br>1001 = 90Hz<br>1010 = 180Hz<br>1011 = 360Hz<br>1100 through 1111 = Reserved |
| LCKDAMP1[2:0]                                                         | R/W        | 011b          | Damping factor for Digital PLL1 while locked:<br>000 = Reserved<br>001 = 1<br>010 = 2<br>011 = 5<br>100 = 10<br>101 = 20<br>110 = Reserved<br>111 = Reserved                                                                                                                                                      |
| ACQDAMP1[2:0]                                                         | R/W        | 011b          | Damping factor for Digital PLL1 while in acquisition (not locked):<br>000 = Reserved<br>001 = 1<br>010 = 2<br>011 = 5<br>100 = 10<br>101 = 20<br>110 = Reserved<br>111 = Reserved                                                                                                                                 |
| PLLGAIN1[1:0]                                                         | R/W        | 01b           | Digital Loop Filter Gain Settings for Digital PLL1:<br>00 = 0.5<br>01 = 1.0<br>10 = 1.5<br>11 = 2.0                                                                                                                                                                                                               |

| Digital PLL1 Feedback Configuration Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                                        | Field Type | Default Value | Description                                                                                                                                                                                                                      |
| SLEW1[1:0]                                                            | R/W        | 00b           | Phase-slope control for Digital PLL1:<br>00 = no limit - controlled by loop bandwidth of Digital PLL1, <a href="#">NOTE 1</a> .<br>01 = 83 $\mu$ sec/sec<br>10 = 13 $\mu$ sec/sec<br>11 = Reserved                               |
| HOLD1[1:0]                                                            | R/W        | 00b           | Holdover Averaging mode selection for Digital PLL1:<br>00 = Instantaneous mode - uses historical value 100ms prior to entering holdover<br>01 = Fast Average Mode<br>10 = Reserved<br>11 = Set VCO control voltage to $V_{CC}/2$ |
| HOLDAVG1                                                              | R/W        | 0b            | Holdover Averaging Enable for Digital PLL1:<br>0 = Holdover averaging disabled<br>1 = Holdover averaging enabled as defined in HOLD1[1:0]                                                                                        |
| FASTLCK1                                                              | R/W        | 0b            | Enables Fast Lock operation for Digital PLL1:<br>0 = Normal locking using LCKBW1 & LCKDAMP1 fields in all cases<br>1 = Fast Lock mode using ACQBW1 & ACQDAMP1 when not phase locked and LCKBW1 & LCKDAMP1 once phase locked      |
| LOCK1[7:0]                                                            | R/W        | 3Fh           | Lock window size for Digital PLL1. Unsigned 2's complement binary number in steps of 2.5ns, giving a total range of 640ns. Do not program to 0.                                                                                  |
| DSM_INT1[8:0]                                                         | R/W        | 02Dh          | Integer portion of the Delta-Sigma Modulator value. Do not set higher than FFh. This implies that for crystal frequencies lower than 16MHz, the doubler circuit must be enabled.                                                 |
| DSMFRAC1[20:0]                                                        | R/W        | 000000h       | Fractional portion of Delta-Sigma Modulator value. Divide this number by $2^{21}$ to determine the actual fraction.                                                                                                              |
| DSM_ORD1[1:0]                                                         | R/W        | 11b           | Delta-Sigma Modulator Order for Digital PLL1:<br>00 = Delta-Sigma Modulator disabled<br>01 = 1st order modulation<br>10 = 2nd order modulation<br>11 = 3rd order modulation                                                      |
| DCXOGAIN1[1:0]                                                        | R/W        | 01b           | Multiplier applied to instantaneous frequency error before it is applied to the Digitally Controlled Oscillator in Digital PLL1:<br>00 = 0.5<br>01 = 1.0<br>10 = 2.0<br>11 = 4.0                                                 |
| DITHGAIN1[2:0]                                                        | R/W        | 000b          | Dither Gain setting for Digital PLL1:<br>000 = no dither<br>001 = Least Significant Bit (LSB) only<br>010 = 2 LSBs<br>011 = 4 LSBs<br>100 = 8 LSBs<br>101 = 16 LSBs<br>110 = 32 LSBs<br>111 = 64 LSBs                            |
| Rsvd                                                                  | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                      |

NOTE 1: Settings other than "00" may result in a significant increase in initial lock time.

**Table 7I. GPIO Control Register Bit Field Locations and Descriptions**

The values observed on any GPIO pins that are used as general purpose inputs are visible in the GPI[7:0] register that is located at location 0219h near a number of other read-only registers.

| GPIO Control Register Block Field Locations |               |            |            |            |            |            |            |            |
|---------------------------------------------|---------------|------------|------------|------------|------------|------------|------------|------------|
| Address (Hex)                               | D7            | D6         | D5         | D4         | D3         | D2         | D1         | D0         |
| 006E                                        | GPIO_DIR[7:0] |            |            |            |            |            |            |            |
| 006F                                        | GPI7SEL[2]    | GPI6SEL[2] | GPI5SEL[2] | GPI4SEL[2] | GPI3SEL[2] | GPI2SEL[2] | GPI1SEL[2] | GPI0SEL[2] |
| 0070                                        | GPI7SEL[1]    | GPI6SEL[1] | GPI5SEL[1] | GPI4SEL[1] | GPI3SEL[1] | GPI2SEL[1] | GPI1SEL[1] | GPI0SEL[1] |
| 0071                                        | GPI7SEL[0]    | GPI6SEL[0] | GPI5SEL[0] | GPI4SEL[0] | GPI3SEL[0] | GPI2SEL[0] | GPI1SEL[0] | GPI0SEL[0] |
| 0072                                        | GPO7SEL[2]    | GPO6SEL[2] | GPO5SEL[2] | GPO4SEL[2] | GPO3SEL[2] | GPO2SEL[2] | GPO1SEL[2] | GPO0SEL[2] |
| 0073                                        | GPO7SEL[1]    | GPO6SEL[1] | GPO5SEL[1] | GPO4SEL[1] | GPO3SEL[1] | GPO2SEL[1] | GPO1SEL[1] | GPO0SEL[1] |
| 0074                                        | GPO7SEL[0]    | GPO6SEL[0] | GPO5SEL[0] | GPO4SEL[0] | GPO3SEL[0] | GPO2SEL[0] | GPO1SEL[0] | GPO0SEL[0] |
| 0075                                        | Rsvd          |            |            |            |            |            |            |            |
| 0076                                        | GPO[7:0]      |            |            |            |            |            |            |            |

| GPIO Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                 | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                                          |
| GPIO_DIR[7:0]                                  | R/W        | 00h           | Direction control for General-Purpose I/O Pins GPIO[7:0]:<br>0 = input mode<br>1 = output mode                                                                                                                                                                                                                                                                       |
| GPI0SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[0] pin when set to input mode by GPIO_DIR[0] register bit:<br>000 = General Purpose Input (value on GPIO[0] pin directly reflected in GPI[0] register bit)<br>001 = Output Enable control for output Q0<br>010 = reserved<br>011 = reserved<br>100 through 111 = reserved                                                                           |
| GPI1SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[1] pin when set to input mode by GPIO_DIR[1] register bit:<br>000 = General Purpose Input (value on GPIO[1] pin directly reflected in GPI[1] register bit)<br>001 = Output Enable control for output Q1<br>010 = reserved<br>011 through 111 = reserved                                                                                             |
| GPI2SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[2] pin when set to input mode by GPIO_DIR[2] register bit:<br>000 = General Purpose Input (value on GPIO[2] pin directly reflected in GPI[2] register bit)<br>001 = Output Enable control for output Q2<br>010 = reserved<br>011 = reserved<br>100 = reserved<br>101 = CSEL0[0]: Manual Clock Select Input 0 for PLL0<br>110 through 111 = reserved |
| GPI3SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[3] pin when set to input mode by GPIO_DIR[3] register bit:<br>000 = General Purpose Input (value on GPIO[3] pin directly reflected in GPI[3] register bit)<br>001 = Output Enable control for output Q3<br>010 = reserved<br>011 = reserved<br>101 = CSEL1[0]: Manual Clock Select Input 0 for PLL1<br>100, 110, 111 = reserved                     |
| GPI4SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[4] pin when set to input mode by GPIO_DIR[4] register bit:<br>000 = General Purpose Input (value on GPIO[4] pin directly reflected in GPI[4] register bit)<br>001 = Output Enable control for output Q4<br>010 through 111 = reserved                                                                                                               |

| GPIO Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                 | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
| GPI5SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[5] pin when set to input mode by GPIO_DIR[5] register bit:<br>000 = General Purpose Input (value on GPIO[5] pin directly reflected in GPI[5] register bit)<br>001 = Output Enable control for output Q5<br>010 through 111 = reserved                                                                                                                                                        |
| GPI6SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[6] pin when set to input mode by GPIO_DIR[6] register bit:<br>000 = General Purpose Input (value on GPIO[6] pin directly reflected in GPI[6] register bit)<br>001 = Output Enable control for output Q6<br>101 = CSEL0[1]: Manual Clock Select Input 1 for PLL0<br>010, 011, 100, 110, 111 = reserved                                                                                        |
| GPI7SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[7] pin when set to input mode by GPIO_DIR[7] register bit:<br>000 = General Purpose Input (value on GPIO[7] pin directly reflected in GPI[7] register bit)<br>001 = Output Enable control for output Q7<br>101 = CSEL1[1]: Manual Clock Select Input 1 for PLL1<br>010, 011, 100, 110, 111 = reserved                                                                                        |
| GPO0SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[0] pin when set to output mode by GPIO_DIR[0] register bit:<br>000 = General Purpose Output (value in GPO[0] register bit driven on GPIO[0] pin)<br>001 = Loss-of-Lock Status Flag for Digital PLL0 reflected on GPIO[0] pin<br>010 = Loss-of-Lock Status Flag for Digital PLL1 reflected on GPIO[0] pin<br>011 = reserved<br>100 = reserved<br>101 = reserved<br>110 through 111 = reserved |
| GPO1SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[1] pin when set to output mode by GPIO_DIR[1] register bit:<br>000 = General Purpose Output (value in GPO[1] register bit driven on GPIO[1] pin)<br>001 = Holdover Status Flag for Digital PLL0 reflected on GPIO[1] pin<br>010 = Holdover Status Flag for Digital PLL1 reflected on GPIO[1] pin<br>011 = reserved<br>100 = reserved<br>101 = reserved<br>110 = reserved<br>111 = reserved   |
| GPO2SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[2] pin when set to output mode by GPIO_DIR[2] register bit:<br>000 = General Purpose Output (value in GPO[2] register bit driven on GPIO[2] pin)<br>001 = Loss-of-Signal Flag for Input Reference 0 reflected on GPIO[2] pin<br>010 = reserved<br>011 = reserved<br>100 = reserved<br>101 through 111 = reserved                                                                             |
| GPO3SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[3] pin when set to output mode by GPIO_DIR[3] register bit:<br>000 = General Purpose Output (value in GPO[3] register bit driven on GPIO[3] pin)<br>001 = Loss-of-Lock Status Flag for Digital PLL1 reflected on GPIO[3] pin<br>010 = Loss-of-Signal Status Flag for Input Reference 1 reflected on GPIO[3] pin<br>011 = reserved<br>100 = reserved<br>101 through 111 = reserved            |
| GPO4SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[4] pin when set to output mode by GPIO_DIR[4] register bit:<br>000 = General Purpose Output (value in GPO[4] register bit driven on GPIO[4] pin)<br>001 = Holdover Status Flag for Digital PLL1 reflected on GPIO[4] pin<br>010 through 111 = reserved                                                                                                                                       |
| GPO5SEL[2:0]                                   | R/W        | 000b          | Function of GPIO[5] pin when set to output mode by GPIO_DIR[5] register bit:<br>000 = General Purpose Output (value in GPO[5] register bit driven on GPIO[5] pin)<br>001 = Loss-of-Signal Status Flag for Input Reference 1 reflected on GPIO[5] pin<br>010 through 111 = reserved                                                                                                                            |

| GPIO Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                    |
|------------------------------------------------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                 | Field Type | Default Value | Description                                                                                                                                                                                                                                                                        |
| GPIO6SEL[2:0]                                  | R/W        | 000b          | Function of GPIO[6] pin when set to output mode by GPIO_DIR[6] register bit:<br>000 = General Purpose Output (value in GPO[6] register bit driven on GPIO[6] pin)<br>001 = Loss-of-Signal Status Flag for Input Reference 2 reflected on GPIO[6] pin<br>010 through 111 = reserved |
| GPIO7SEL[2:0]                                  | R/W        | 000b          | Function of GPIO[7] pin when set to output mode by GPIO_DIR[7] register bit:<br>000 = General Purpose Output (value in GPO[7] register bit driven on GPIO[7] pin)<br>001 = Loss-of-Signal Status Flag for Input Reference 3 reflected on GPIO[7] pin<br>010 through 111 = reserved |
| GPO[7:0]                                       | R/W        | 00h           | Output Values reflect on pin GPO[7:0] when General-Purpose Output Mode selected.                                                                                                                                                                                                   |
| Rsvd                                           | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                                                                        |

Table 7J. Output Driver Control Register Bit Field Locations and Descriptions

| Output Driver Control Register Block Field Locations |               |    |    |          |               |    |    |          |
|------------------------------------------------------|---------------|----|----|----------|---------------|----|----|----------|
| Address (Hex)                                        | D7            | D6 | D5 | D4       | D3            | D2 | D1 | D0       |
| 0077                                                 | OUTEN[7:0]    |    |    |          |               |    |    |          |
| 0078                                                 | POL_Q[7:0]    |    |    |          |               |    |    |          |
| 0079                                                 | OUTMODE7[2:0] |    |    | SE_MODE7 | OUTMODE6[2:0] |    |    | SE_MODE6 |
| 007A                                                 | OUTMODE5[2:0] |    |    | SE_MODE5 | OUTMODE4[2:0] |    |    | SE_MODE4 |
| 007B                                                 | OUTMODE3[2:0] |    |    | SE_MODE3 | OUTMODE2[2:0] |    |    | SE_MODE2 |
| 007C                                                 | OUTMODE1[2:0] |    |    | SE_MODE1 | OUTMODE0[2:0] |    |    | SE_MODE0 |

| Output Driver Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                |
|---------------------------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                          | Field Type | Default Value | Description                                                                                                                                                                                                                                                    |
| OUTEN[7:0]                                              | R/W        | 00h           | Output Enable control for Clock Outputs Q[7:0], nQ[7:0]:<br>0 = Qn is in a high-impedance state<br>1 = Qn is enabled as indicated in appropriate OUTMODEn[2:0] register field                                                                                  |
| POL_Q[7:0]                                              | R/W        | 00h           | Polarity of Clock Outputs Q[7:0], nQ[7:0]:<br>0 = normal polarity<br>1 = inverted polarity                                                                                                                                                                     |
| OUTMODEm [2:0]                                          | R/W        | 001b          | Output Driver Mode of Operation for Clock Output Pair Qm, nQm:<br>000 = High-impedance<br>001 = LVPECL<br>010 = LVDS<br>011 = LVCMOS<br>100 = HCSL<br>101 - 111 = reserved                                                                                     |
| SE_MODEm                                                | R/W        | 0b            | Behavior of Output Pair Qm, nQm when LVCMOS operation is selected<br>(Must be 0 if LVDS, HCSL or LVPECL output style is selected):<br>0 = Qm and nQm are both the same frequency but inverted in phase<br>1 = Qm and nQm are both the same frequency and phase |

**Table 7K. Output Divider Control Register Bit Field Locations and Descriptions**

| Output Divider Control Register Block Field Locations |                 |    |    |    |    |    |                 |    |
|-------------------------------------------------------|-----------------|----|----|----|----|----|-----------------|----|
| Address (Hex)                                         | D7              | D6 | D5 | D4 | D3 | D2 | D1              | D0 |
| 007D                                                  | Rsvd            |    |    |    |    |    | NS1_Q0[1:0]     |    |
| 007E                                                  | NS2_Q0[15:8]    |    |    |    |    |    |                 |    |
| 007F                                                  | NS2_Q0[7:0]     |    |    |    |    |    |                 |    |
| 0080                                                  | Rsvd            |    |    |    |    |    | NS1_Q1[1:0]     |    |
| 0081                                                  | NS2_Q1[15:8]    |    |    |    |    |    |                 |    |
| 0082                                                  | NS2_Q1[7:0]     |    |    |    |    |    |                 |    |
| 0083                                                  | Rsvd            |    |    |    |    |    | N_Q2[17:16]     |    |
| 0084                                                  | N_Q2[15:8]      |    |    |    |    |    |                 |    |
| 0085                                                  | N_Q2[7:0]       |    |    |    |    |    |                 |    |
| 0086                                                  | Rsvd            |    |    |    |    |    | N_Q3[17:16]     |    |
| 0087                                                  | N_Q3[15:8]      |    |    |    |    |    |                 |    |
| 0088                                                  | N_Q3[7:0]       |    |    |    |    |    |                 |    |
| 0089                                                  | Rsvd            |    |    |    |    |    | NS1_Q4[1:0]     |    |
| 008A                                                  | NS2_Q4[15:8]    |    |    |    |    |    |                 |    |
| 008B                                                  | NS2_Q4[7:0]     |    |    |    |    |    |                 |    |
| 008C                                                  | Rsvd            |    |    |    |    |    | NS1_Q5[1:0]     |    |
| 008D                                                  | NS2_Q5[15:8]    |    |    |    |    |    |                 |    |
| 008E                                                  | NS2_Q5[7:0]     |    |    |    |    |    |                 |    |
| 008F                                                  | Rsvd            |    |    |    |    |    | NS1_Q6[1:0]     |    |
| 0090                                                  | NS2_Q6[15:8]    |    |    |    |    |    |                 |    |
| 0091                                                  | NS2_Q6[7:0]     |    |    |    |    |    |                 |    |
| 0092                                                  | Rsvd            |    |    |    |    |    | NS1_Q7[1:0]     |    |
| 0093                                                  | NS2_Q7[15:8]    |    |    |    |    |    |                 |    |
| 0094                                                  | NS2_Q7[7:0]     |    |    |    |    |    |                 |    |
| 0095                                                  | Rsvd            |    |    |    |    |    | NFRAC_Q2[27:24] |    |
| 0096                                                  | NFRAC_Q2[23:16] |    |    |    |    |    |                 |    |
| 0097                                                  | NFRAC_Q2[15:8]  |    |    |    |    |    |                 |    |
| 0098                                                  | NFRAC_Q2[7:0]   |    |    |    |    |    |                 |    |
| 0099                                                  | Rsvd            |    |    |    |    |    | NFRAC_Q3[27:24] |    |
| 009A                                                  | NFRAC_Q3[23:16] |    |    |    |    |    |                 |    |
| 009B                                                  | NFRAC_Q3[15:8]  |    |    |    |    |    |                 |    |
| 009C                                                  | NFRAC_Q3[7:0]   |    |    |    |    |    |                 |    |

| Output Divider Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                   |
|----------------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                           | Field Type | Default Value | Description                                                                                                                                                                                                                       |
| NS1_Qm[1:0]<br>(m = 0,1)                                 | R/W        | 10b           | 1st Stage Output Divider Ratio for Output Clock Qm, nQm (m = 0, 1):<br>00 = /5<br>01 = /6<br>10 = /4<br>11 = Output Qm, nQm not switching                                                                                         |
| NS1_Qm[1:0]<br>(m = 4, 5, 6, 7)                          | R/W        | 10b           | 1st Stage Output Divider Ratio for Output Clock Qm, nQm (m = 4, 5, 6, 7):<br>00 = /5<br>01 = /6<br>10 = /4<br>11 = /1 (Do not use this selection if PLL0 or PLL1 are the source since the 2nd-stage divider has a limit of 1GHz). |
| NS2_Qm[15:0]                                             | R/W        | 0002h         | 2nd Stage Output Divider Ratio for Output Clock Qm, nQm (m = 0, 1, 4, 5, 6, 7):<br>Actual divider ratio is 2x the value written here.<br>A value of 0 in this register will bypass the second stage of the divider.               |
| N_Qm[17:0]                                               | R/W        | 00008h        | Integer Portion of Output Divider Ratio for Output Clock Qm, nQm (m = 2, 3):<br>Values of 0, 1 or 2 cannot be written to this register. Actual integer portion is 2x the value written here.                                      |
| NFRAC_Qm[27:0]                                           | R/W        | 0000000h      | Fractional Portion of Output Divider Ratio for Output Clock Qm, nQm (m = 2, 3):<br>Actual fractional portion is 2x the value written here.<br>Fraction = (NFRAC_Qm * 2) * 2 <sup>-28</sup>                                        |
| Rsvd                                                     | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                       |

**Table 7L. Output Clock Phase Adjustment Control Register Bit Field Locations and Descriptions**

| Output Clock Phase Adjustment Control Register Block Field Locations |               |    |    |              |            |    |    |    |
|----------------------------------------------------------------------|---------------|----|----|--------------|------------|----|----|----|
| Address (Hex)                                                        | D7            | D6 | D5 | D4           | D3         | D2 | D1 | D0 |
| 009D                                                                 | CRSE_TRG[7:0] |    |    |              |            |    |    |    |
| 009E                                                                 | Rsvd          |    |    | COARSE0[4:0] |            |    |    |    |
| 009F                                                                 | Rsvd          |    |    | COARSE1[4:0] |            |    |    |    |
| 00A0                                                                 | Rsvd          |    |    | COARSE2[4:0] |            |    |    |    |
| 00A1                                                                 | Rsvd          |    |    | COARSE3[4:0] |            |    |    |    |
| 00A2                                                                 | Rsvd          |    |    | COARSE4[4:0] |            |    |    |    |
| 00A3                                                                 | Rsvd          |    |    | COARSE5[4:0] |            |    |    |    |
| 00A4                                                                 | Rsvd          |    |    | COARSE6[4:0] |            |    |    |    |
| 00A5                                                                 | Rsvd          |    |    | COARSE7[4:0] |            |    |    |    |
| 00A6                                                                 | Rsvd          |    |    |              | FINE2[3:0] |    |    |    |
| 00A7                                                                 | Rsvd          |    |    |              | FINE3[3:0] |    |    |    |

| Output Clock Phase Adjustment Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                                          | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CRSE_TRG[7:0]                                                           | R/W        | 00h           | Trigger Coarse Phase Adjustment for output Qm, nQm by amount specified in COARSEm[4:0] register upon 0→1 transition of this Trigger register bit. Please ensure the PA_BUSYm status bit is 0 before triggering another adjustment cycle on that particular output. Trigger bit must be returned to 0 before another delay cycle can be triggered.                                                                                                                     |
| COARSEm[4:0]                                                            | R/W        | 00000b        | Number of periods to be inserted when Trigger happens. Relevant clock period is determined by the clock source selected for output Qm, nQm in its CLK_SELm register field.                                                                                                                                                                                                                                                                                            |
| FINEm[3:0]                                                              | R/W        | 0000b         | Number of 1/16ths of the relevant clock period to add to the phase of output Qm, nQm (m = 2, 3). Relevant clock period is determined by the clock source selected for output Qm, nQm in its CLK_SELm register field. The PLLn_SYN bit for the PLL driving the output divider for the output in question must be toggled to make this value take effect. Note that toggling the PLLn_SYN bit will clear all Coarse delay values and so Fine delay should be set first. |
| Rsvd                                                                    | R/W        | -             | Always write a 0 to this bit location. Read values are not defined.                                                                                                                                                                                                                                                                                                                                                                                                   |

**Table 7M. Output Clock Source Control Register Bit Field Locations and Descriptions**

| Output Clock Source Control Register Block Field Locations |      |               |          |          |          |               |          |          |
|------------------------------------------------------------|------|---------------|----------|----------|----------|---------------|----------|----------|
| Address (Hex)                                              | D7   | D6            | D5       | D4       | D3       | D2            | D1       | D0       |
| 00A8                                                       | Rsvd |               | PLL1_SYN | PLL0_SYN | CLK_SEL3 | CLK_SEL2      | CLK_SEL1 | CLK_SEL0 |
| 00A9                                                       | Rsvd | CLK_SEL5[2:0] |          |          | Rsvd     | CLK_SEL4[2:0] |          |          |
| 00AA                                                       | Rsvd | CLK_SEL7[2:0] |          |          | Rsvd     | CLK_SEL6[2:0] |          |          |
| 00AB                                                       | 11   |               | 11       |          | Rsvd     |               | Rsvd     |          |

Output Clock Source Control Register Block Field Descriptions

| Bit Field Name | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                                   |
|----------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL1_SYN       | R/W        | 0b            | Output Synchronization Control for Outputs Derived from PLL1.<br>Setting this bit from 0→1 will cause the output divider(s) for the affected outputs to be held in reset.<br>Setting this bit from 1→0 will release all the output divider(s) for the affected outputs to run from the same point in time with the coarse output phase adjustment reset to 0. |
| PLL0_SYN       | R/W        | 0b            | Output Synchronization Control for Outputs Derived from PLL0.<br>Setting this bit from 0→1 will cause the output divider(s) for the affected outputs to be held in reset.<br>Setting this bit from 1→0 will release all the output divider(s) for the affected outputs to run from the same point in time with the coarse output phase adjustment reset to 0. |
| CLK_SEL0       | R/W        | 0b            | Clock Source Selection for output Q0, nQ0:<br>0 = PLL0<br>1 = PLL1                                                                                                                                                                                                                                                                                            |
| CLK_SEL1       | R/W        | 1b            | Clock Source Selection for output Q1, nQ1:<br>0 = PLL0<br>1 = PLL1                                                                                                                                                                                                                                                                                            |
| CLK_SEL2       | R/W        | 0b            | Clock Source Selection for output Q2, nQ2:<br>0 = PLL0<br>1 = PLL1                                                                                                                                                                                                                                                                                            |
| CLK_SEL3       | R/W        | 1b            | Clock Source Selection for output Q3, nQ3:<br>0 = PLL0<br>1 = PLL1                                                                                                                                                                                                                                                                                            |
| CLK_SEL4[2:0]  | R/W        | 000b          | Clock Source Selection for output Q4, nQ4. Do not select Input Reference 0, 1 or 2 if that input is faster than 250MHz.<br>000 = PLL0<br>001 = PLL1<br>010 = Output Q2, nQ2<br>011 = Output Q3, nQ3<br>100 = Input Reference 0 (CLK0)<br>101 = Input Reference 1 (CLK1)<br>110 = Input Reference 2 (CLK2)<br>111 = Crystal Input                              |
| CLK_SEL5[2:0]  | R/W        | 010b          | Clock Source Selection for output Q5, nQ5. Do not select Input Reference 0, 1 or 2 if that input is faster than 250MHz.<br>000 = PLL0<br>001 = PLL1<br>010 = Output Q2, nQ2<br>011 = Output Q3, nQ3<br>100 = Input Reference 0 (CLK0)<br>101 = Input Reference 1 (CLK1)<br>110 = Input Reference 2 (CLK2)<br>111 = Crystal Input                              |

| Output Clock Source Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                                | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                                                               |
| CLK_SEL6[2:0]                                                 | R/W        | 110b          | <p>Clock Source Selection for output Q6, nQ6. Do not select Input Reference 0, 1 or 2 if that input is faster than 250MHz.</p> <p>000 = PLL0<br/> 001 = PLL1<br/> 010 = Output Q2, nQ2<br/> 011 = Output Q3, nQ3<br/> 100 = Input Reference 0 (CLK0)<br/> 101 = Input Reference 1 (CLK1)<br/> 110 = Input Reference 2 (CLK2)<br/> 111 = Crystal Input</p> |
| CLK_SEL7[2:0]                                                 | R/W        | 101b          | <p>Clock Source Selection for output Q7, nQ7. Do not select Input Reference 0, 1 or 2 if that input is faster than 250MHz.</p> <p>000 = PLL0<br/> 001 = PLL1<br/> 010 = Output Q2, nQ2<br/> 011 = Output Q3, nQ3<br/> 100 = Input Reference 0 (CLK0)<br/> 101 = Input Reference 1 (CLK1)<br/> 110 = Input Reference 2 (CLK2)<br/> 111 = Crystal Input</p> |
| Rsvd                                                          | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                                                                                                                                               |

**Table 7N. Analog PLL0 Control Register Bit Field Locations and Descriptions**

Please contact Renesas through one of the methods listed on the last page of this datasheet for details on how to set these fields for a particular user configuration.

| Analog PLL0 Control Register Block Field Locations |              |    |          |              |    |           |         |         |
|----------------------------------------------------|--------------|----|----------|--------------|----|-----------|---------|---------|
| Address (Hex)                                      | D7           | D6 | D5       | D4           | D3 | D2        | D1      | D0      |
| 00AC                                               | CPSET_0[2:0] |    |          | RS_0[1:0]    |    | CP_0[1:0] |         | WPOST_0 |
| 00AD                                               | Rsvd         |    |          | SYN_MODE0    |    | Rsvd      | DLCNT_0 | DBITM_0 |
| 00AE                                               | Rsvd         |    | VCOMAN_0 | DBIT1_0[4:0] |    |           |         |         |
| 00AF                                               | Rsvd         |    |          | DBIT2_0[4:0] |    |           |         |         |

| Analog PLL0 Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                     |  |
|-------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Field Name                                        | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                         |  |
| CPSET_0[2:0]                                          | R/W        | 100b          | Charge Pump Current Setting for Analog PLL0:<br>000 = 110µA<br>001 = 220µA<br>010 = 330µA<br>011 = 440µA<br>100 = 550µA<br>101 = 660µA<br>110 = 770µA<br>111 = 880µA                                                                                                                                                |  |
| RS_0[1:0]                                             | R/W        | 01b           | Internal Loop Filter Series Resistor Setting for Analog PLL0:<br>00 = 330Ω<br>01 = 640Ω<br>10 = 1.2kΩ<br>11 = 1.79kΩ                                                                                                                                                                                                |  |
| CP_0[1:0]                                             | R/W        | 01b           | Internal Loop Filter Parallel Capacitor Setting for Analog PLL0:<br>00 = 40pF<br>01 = 80pF<br>10 = 140pF<br>11 = 200pF                                                                                                                                                                                              |  |
| WPOST_0                                               | R/W        | 1b            | Internal Loop Filter 2nd Pole Setting for Analog PLL0:<br>0 = Rpost = 497Ω, Cpost = 40pF<br>1 = Rpost = 1.58kΩ, Cpost = 40pF                                                                                                                                                                                        |  |
| DLCNT_0                                               | R/W        | 1b            | Digital Lock Count Setting for Analog PLL0. Set to 0 if external capacitor (CAP0) for PLL0 is >95nF, otherwise set to 1:<br>0 = 1 ppm accuracy<br>1 = 16 ppm accuracy                                                                                                                                               |  |
| DBITM_0                                               | R/W        | 0b            | Digital Lock Manual Override Setting for Analog PLL0:<br>0 = Automatic Mode<br>1 = Manual Mode                                                                                                                                                                                                                      |  |
| VCOMAN_0                                              | R/W        | 1b            | Manual Lock Mode VCO Selection Setting for Analog PLL0:<br>0 = VCO2<br>1 = VCO1                                                                                                                                                                                                                                     |  |
| DBIT1_0[4:0]                                          | R/W        | 01011b        | Manual Mode Digital Lock Control Setting for VCO1 in Analog PLL0.                                                                                                                                                                                                                                                   |  |
| DBIT2_0[4:0]                                          | R/W        | 00000b        | Manual Mode Digital Lock Control Setting for VCO2 in Analog PLL0.                                                                                                                                                                                                                                                   |  |
| SYN_MODE0                                             | R/W        | 0b            | Frequency Synthesizer Mode Control for PLL0:<br>0 = PLL0 jitter attenuates and translates one or more input references<br>1 = PLL0 synthesizes output frequencies using only the crystal as a reference<br>Note that the STATE0[1:0] field in the Digital PLL0 Control Register must be set to Force Freerun state. |  |
| Rsvd                                                  | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                                                                                                         |  |

**Table 7O. Analog PLL1 Control Register Bit Field Locations and Descriptions**

Please contact Renesas through one of the methods listed on the last page of this datasheet for details on how to set these fields for a particular user configuration.

| Analog PLL1 Control Register Block Field Locations |              |    |          |              |    |           |         |         |
|----------------------------------------------------|--------------|----|----------|--------------|----|-----------|---------|---------|
| Address (Hex)                                      | D7           | D6 | D5       | D4           | D3 | D2        | D1      | D0      |
| 00B0                                               | CPSET_1[2:0] |    |          | RS_1[1:0]    |    | CP_1[1:0] |         | WPOST_1 |
| 00B1                                               | Rsvd         |    |          | SYN_MODE1    |    | Rsvd      | DLCNT_1 | DBITM_1 |
| 00B2                                               | Rsvd         |    | VCOMAN_1 | DBIT1_1[4:0] |    |           |         |         |
| 00B3                                               | Rsvd         |    |          | DBIT2_1[4:0] |    |           |         |         |

| Analog PLL1 Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                       |  |
|-------------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Field Name                                        | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                           |  |
| CPSET_1[2:0]                                          | R/W        | 100b          | Charge Pump Current Setting for Analog PLL1:<br>000 = 110 $\mu$ A<br>001 = 220 $\mu$ A<br>010 = 330 $\mu$ A<br>011 = 440 $\mu$ A<br>100 = 550 $\mu$ A<br>101 = 660 $\mu$ A<br>110 = 770 $\mu$ A<br>111 = 880 $\mu$ A                                                                                                  |  |
| RS_1[1:0]                                             | R/W        | 01b           | Internal Loop Filter Series Resistor Setting for Analog PLL1:<br>00 = 330 $\Omega$<br>01 = 640 $\Omega$<br>10 = 1.2 k $\Omega$<br>11 = 1.79 k $\Omega$                                                                                                                                                                |  |
| CP_1[1:0]                                             | R/W        | 01b           | Internal Loop Filter Parallel Capacitor Setting for Analog PLL1:<br>00 - 40 pF<br>01 = 80 pF<br>10 = 140 pF<br>11 = 200 pF                                                                                                                                                                                            |  |
| WPOST_1                                               | R/W        | 1b            | Internal Loop Filter 2nd Pole Setting for Analog PLL1:<br>0 = Rpost = 497 $\Omega$ , Cpost = 40pF<br>1 = Rpost = 1.58 k $\Omega$ , Cpost = 40pF                                                                                                                                                                       |  |
| DLCNT_1                                               | R/W        | 1b            | Digital Lock Count Setting for Analog PLL1: Set to 0 if external capacitor (CAP1) for PLL1 is >95nF, otherwise set to 1:<br>0 = 1 ppm accuracy<br>1 = 16 ppm accuracy                                                                                                                                                 |  |
| DBITM_1                                               | R/W        | 0b            | Digital Lock Manual Override Setting for Analog PLL1:<br>0 = Automatic Mode<br>1 = Manual Mode                                                                                                                                                                                                                        |  |
| VCOMAN_1                                              | R/W        | 1b            | Manual Lock Mode VCO Selection Setting for Analog PLL1:<br>0 = VCO2<br>1 = VCO1                                                                                                                                                                                                                                       |  |
| DBIT1_1[4:0]                                          | R/W        | 01011b        | Manual Mode Digital Lock Control Setting for VCO1 in Analog PLL1.                                                                                                                                                                                                                                                     |  |
| DBIT2_1[4:0]                                          | R/W        | 00000b        | Manual Mode Digital Lock Control Setting for VCO2 in Analog PLL1.                                                                                                                                                                                                                                                     |  |
| SYN_MODE1                                             | R/W        | 0b            | Frequency Synthesizer Mode Control for PLL1:<br>0 = PLL1 jitter attenuates and translates one or more input references.<br>1 = PLL1 synthesizes output frequencies using only the crystal as a reference.<br>Note that the STATE1[1:0] field in the Digital PLL1 Control Register must be set to Force Freerun state. |  |
| Rsvd                                                  | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                                                                                                           |  |

**Table 7P. Power Down Control Register Bit Field Locations and Descriptions**

| Power Down Control Register Block Field Locations |        |        |        |           |           |          |          |        |
|---------------------------------------------------|--------|--------|--------|-----------|-----------|----------|----------|--------|
| Address (Hex)                                     | D7     | D6     | D5     | D4        | D3        | D2       | D1       | D0     |
| 00B4                                              | Rsvd   |        |        |           |           |          | DBL_DIS  |        |
| 00B5                                              | Rsvd   |        |        | CLK3_DIS  | CLK2_DIS  | CLK1_DIS | CLK0_DIS |        |
| 00B6                                              | Rsvd   |        |        | PLL1_DIS  | Rsvd      |          |          |        |
| 00B7                                              | Q7_DIS | Q6_DIS | Q5_DIS | Q4_DIS    | Q3_DIS    | Q2_DIS   | Q1_DIS   | Q0_DIS |
| 00B8                                              | Rsvd   |        |        | DPLL1_DIS | DPLL0_DIS | CALRST1  | CALRST0  |        |

  

| Power Down Control Register Block Field Descriptions |            |               |                                                                                                                                                                           |  |  |  |  |  |
|------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit Field Name                                       | Field Type | Default Value | Description                                                                                                                                                               |  |  |  |  |  |
| DBL_DIS                                              | R/W        | 0b            | Controls whether Crystal Input Frequency is doubled before being used in PLL0 or PLL1:<br>0 = 2x Actual Crystal Frequency Used<br>1 = Actual Crystal Frequency Used       |  |  |  |  |  |
| CLKm_DIS                                             | R/W        | 0b            | Disable Control for Input Reference m:<br>0 = Input Reference m is Enabled<br>1 = Input Reference m is Disabled                                                           |  |  |  |  |  |
| PLL1_DIS                                             | R/W        | 0b            | Disable Control for Analog PLL1:<br>0 = PLL1 Enabled<br>1 = Analog PLL1 Disabled                                                                                          |  |  |  |  |  |
| Qm_DIS                                               | R/W        | 0b            | Disable Control for Output Qm, nQm:<br>0 = Output Qm, nQm functions normally<br>1 = All logic associated with Output Qm, nQm is Disabled & Driver in High-Impedance state |  |  |  |  |  |
| DPLLm_DIS                                            | R/W        | 0b            | Disable Control for Digital PLLm:<br>0 = Digital PLLm Enabled<br>1 = Digital PLLm Disabled                                                                                |  |  |  |  |  |
| CALRSTm                                              | R/W        | 0b            | Reset Calibration Logic for Analog PLLm:<br>0 = Calibration Logic for Analog PLLm Enabled<br>1 = Calibration Logic for Analog PLLm Disabled                               |  |  |  |  |  |
| Rsvd                                                 | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                               |  |  |  |  |  |

**Table 7Q. Input Monitor Control Register Bit Field Locations and Descriptions**

| Input Monitor Control Register Block Field Locations |             |    |    |    |    |    |    |           |
|------------------------------------------------------|-------------|----|----|----|----|----|----|-----------|
| Address (Hex)                                        | D7          | D6 | D5 | D4 | D3 | D2 | D1 | D0        |
| 00B9                                                 | Rsvd        |    |    |    |    |    |    | LOS_0[16] |
| 00BA                                                 | LOS_0[15:8] |    |    |    |    |    |    |           |
| 00BB                                                 | LOS_0[7:0]  |    |    |    |    |    |    |           |
| 00BC                                                 | Rsvd        |    |    |    |    |    |    | LOS_1[16] |
| 00BD                                                 | LOS_1[15:8] |    |    |    |    |    |    |           |
| 00BE                                                 | LOS_1[7:0]  |    |    |    |    |    |    |           |
| 00BF                                                 | Rsvd        |    |    |    |    |    |    | LOS_2[16] |
| 00C0                                                 | LOS_2[15:8] |    |    |    |    |    |    |           |
| 00C1                                                 | LOS_2[7:0]  |    |    |    |    |    |    |           |
| 00C2                                                 | Rsvd        |    |    |    |    |    |    | LOS_3[16] |
| 00C3                                                 | LOS_3[15:8] |    |    |    |    |    |    |           |
| 00C4                                                 | LOS_3[7:0]  |    |    |    |    |    |    |           |
| 00C5                                                 | Rsvd        |    |    |    |    |    |    |           |
| 00C6                                                 | Rsvd        |    |    |    |    |    |    |           |

| Input Monitor Control Register Block Field Descriptions |            |               |                                                                                                                                  |  |
|---------------------------------------------------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Field Name                                          | Field Type | Default Value | Description                                                                                                                      |  |
| LOS_m[16:0]                                             | R/W        | 1FFFFh        | Number of Input Monitoring clock periods before Input Reference m is considered to be missed (soft alarm). Minimum setting is 3. |  |
| Rsvd                                                    | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                      |  |

**Table 7R. Interrupt Enable Control Register Bit Field Locations and Descriptions**

| Interrupt Enable Control Register Block Field Locations |         |         |          |          |         |         |         |         |
|---------------------------------------------------------|---------|---------|----------|----------|---------|---------|---------|---------|
| Address (Hex)                                           | D7      | D6      | D5       | D4       | D3      | D2      | D1      | D0      |
| 00C7                                                    | LOL1_EN | LOL0_EN | HOLD1_EN | HOLD0_EN | LOS3_EN | LOS2_EN | LOS1_EN | LOS0_EN |

  

| Interrupt Enable Control Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                         |  |
|------------------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Field Name                                             | Field Type | Default Value | Description                                                                                                                                                                                                                             |  |
| LOLm_EN                                                    | R/W        | 0b            | Interrupt Enable Control for Loss-of-Lock Interrupt Status Bit for PLLm:<br>0 = LOLm_INT register bit will not affect status of nINT output signal<br>1 = LOLm_INT register bit will affect status of nINT output signal                |  |
| HOLDm_EN                                                   | R/W        | 0b            | Interrupt Enable Control for Holdover Interrupt Status Bit for PLLm:<br>0 = HOLDm_INT register bit will not affect status of nINT output signal<br>1 = HOLDm_INT register bit will affect status of nINT output signal                  |  |
| LOSm_EN                                                    | R/W        | 0b            | Interrupt Enable Control for Loss-of-Signal Interrupt Status Bit for Input Reference m:<br>0 = LOSm_INT register bit will not affect status of nINT output signal<br>1 = LOSm_INT register bit will affect status of nINT output signal |  |

**Table 7S. Digital Phase Detector Control Register Bit Field Locations and Descriptions**

| Digital Phase Detector Control Register Block Field Locations |      |    |    |    |      |    |      |      |
|---------------------------------------------------------------|------|----|----|----|------|----|------|------|
| Address (Hex)                                                 | D7   | D6 | D5 | D4 | D3   | D2 | D1   | D0   |
| 00C8                                                          | 27h  |    |    |    |      |    |      |      |
| 00C9                                                          | Rsvd |    |    | 1  | Rsvd | 1  | Rsvd | Rsvd |
| 00CA                                                          | 27h  |    |    |    |      |    |      |      |
| 00CB                                                          | Rsvd |    |    | 1  | Rsvd | 1  | Rsvd | Rsvd |

  

| Digital Phase Detector Control Register Block Field Descriptions |            |               |                                                                             |
|------------------------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------|
| Bit Field Name                                                   | Field Type | Default Value | Description                                                                 |
| Rsvd                                                             | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined. |

**Table 7T. Interrupt Status Register Bit Field Locations and Descriptions**

This register contains 'sticky' bits for tracking the status of the various alarms. Whenever an alarm occurs, the appropriate Interrupt Status bit will be set. The Interrupt Status bit will remain asserted even after the original alarm goes away. The Interrupt Status bits remain asserted until explicitly cleared by a write of a '1' to the bit over the serial port. This type of functionality is referred to as Read / Write-1-to-Clear (R/W1C).

| Interrupt Status Register Block Field Locations |          |          |           |           |          |          |          |          |
|-------------------------------------------------|----------|----------|-----------|-----------|----------|----------|----------|----------|
| Address (Hex)                                   | D7       | D6       | D5        | D4        | D3       | D2       | D1       | D0       |
| 0200                                            | LOL1_INT | LOL0_INT | HOLD1_INT | HOLD0_INT | LOS3_INT | LOS2_INT | LOS1_INT | LOS0_INT |
| 0201                                            | Rsvd     |          |           |           |          |          |          |          |
| 0202                                            | Rsvd     |          |           |           |          |          |          |          |
| 0203                                            | Rsvd     |          |           |           |          |          |          |          |

  

| Interrupt Status Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                                           |
|----------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                     | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                               |
| LOLm_INT                                           | R/W1C      | 0b            | Interrupt Status Bit for Loss-of-Lock on PLLm:<br>0 = No Loss-of-Lock alarm flag on PLLm has occurred since the last time this register bit was cleared.<br>1 = At least one Loss-of-Lock alarm flag on PLLm has occurred since the last time this register bit was cleared.                                              |
| HOLDm_INT                                          | R/W1C      | 0b            | Interrupt Status Bit for Holdover on PLLm:<br>0 = No Holdover alarm flag on PLLm has occurred since the last time this register bit was cleared.<br>1 = At least one Holdover alarm flag on PLLm has occurred since the last time this register bit was cleared.                                                          |
| LOSm_INT                                           | R/W1C      | 0b            | Interrupt Status Bit for Loss-of-Signal on Input Reference m:<br>0 = No Loss-of-Signal alarm flag on Input Reference m has occurred since the last time this register bit was cleared.<br>1 = At least one Loss-of-Signal alarm flag on Input Reference m has occurred since the last time this register bit was cleared. |
| Rsvd                                               | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                                                                                                                                               |

**Table 7U. Output Phase Adjustment Status Register Bit Field Locations and Descriptions**

| Output Phase Adjustment Status Register Block Field Locations    |            |               |                                                                                                                                                                                                                                             |          |          |          |          |          |
|------------------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|
| Address (Hex)                                                    | D7         | D6            | D5                                                                                                                                                                                                                                          | D4       | D3       | D2       | D1       | D0       |
| 0204                                                             | PA_BUSY7   | PA_BUSY6      | PA_BUSY5                                                                                                                                                                                                                                    | PA_BUSY4 | PA_BUSY3 | PA_BUSY2 | PA_BUSY1 | PA_BUSY0 |
| Output Phase Adjustment Status Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                             |          |          |          |          |          |
| Bit Field Name                                                   | Field Type | Default Value | Description                                                                                                                                                                                                                                 |          |          |          |          |          |
| PA_BUSYm                                                         | R/O        | -             | Phase Adjustment Event Status for output Qm, nQm:<br>0 = No phase adjustment is currently in progress on output Qm, nQm<br>1 = Phase adjustment still in progress on output Qm, nQm. Do not initiate any new phase adjustment at this time. |          |          |          |          |          |

The following register is included for debug purposes only. It shows the actual digital PLL0 state directly. This means that the bits may change rapidly as the DPLL operates. The fields in this register do not represent a “snapshot” in time, so they may be inconsistent with one another if the DPLL is rapidly changing at the time of reading. Fast changes in the status of the PLL cannot be captured by polling these bits, in which case, Renesas recommends using the Sticky Bits interrupts and GPIOs.

**Table 7V. Digital PLL0 Status Register Bit Field Locations and Descriptions**

| Digital PLL0 Status Register Block Field Locations    |            |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
|-------------------------------------------------------|------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|----------------|--------------|------|--|--|
| Address (Hex)                                         | D7         | D6            | D5                                                                                                                                                                                                                                                                                                           | D4      | D3      | D2             | D1           | D0   |  |  |
| 0205                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              | EXTLOS0 | NO_REF0 | CURR_REF0[2:0] |              |      |  |  |
| 0206                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              | PLL0LCK | Rsvd    | Rsvd           | SM_STS0[1:0] |      |  |  |
| 0207                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| 0208                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| 0209                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| 020A                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              | Rsvd |  |  |
| 020B                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| 020C                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| 020D                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| 020E                                                  | Rsvd       |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| Digital PLL0 Status Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                              |         |         |                |              |      |  |  |
| Bit Field Name                                        | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                  |         |         |                |              |      |  |  |
| EXTLOS0                                               | R/O        | -             | External Loopback signal lost for PLL0:<br>0 = PLL0 has a valid feedback reference signal<br>1 = PLL0 has lost the external feedback reference signal and is no longer locked                                                                                                                                |         |         |                |              |      |  |  |
| NO_REF0                                               | R/O        | -             | Valid Reference Status for Digital PLL0:<br>0 = At least one valid Input Reference is present<br>1 = No valid Input References present                                                                                                                                                                       |         |         |                |              |      |  |  |
| CURR_REF0[2:0]                                        | R/O        | -             | Currently Selected Reference Status for Digital PLL0:<br>000 - 011 = No reference currently selected<br>100 = Input Reference 0 (CLK0, nCLK0) selected<br>101 = Input Reference 1 (CLK1, nCLK1) selected<br>110 = Input Reference 2 (CLK2, nCLK2) selected<br>111 = Input Reference 3 (CLK3, nCLK3) selected |         |         |                |              |      |  |  |

| Digital PLL0 Status Register Block Field Descriptions |            |               |                                                                                                                   |
|-------------------------------------------------------|------------|---------------|-------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                        | Field Type | Default Value | Description                                                                                                       |
| PLL0LCK                                               | R/O        | -             | Digital PLL0 phase error value is less than the LOCK window setting. Not asserted if PLL0 is in Synthesizer Mode. |
| SM_STS0[1:0]                                          | R/O        | -             | Current State of Digital PLL0:<br>00 = Reserved<br>01 = Freerun<br>10 = Normal<br>11 = Holdover                   |
| Rsvd                                                  | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                       |

The following register is included for debug purposes only. It shows the actual digital PLL1 state directly. This means that the bits may change rapidly as the DPLL operates. The fields in this register do not represent a “snapshot” in time, so they may be inconsistent with one another if the DPLL is rapidly changing at the time of reading. Fast changes in the status of the PLL cannot be captured by polling these bits, in which case, Renesas recommends using the Sticky Bits interrupts and GPIOs.

**Table 7W. Digital PLL1 Status Register Bit Field Locations and Descriptions**

| Digital PLL1 Status Register Block Field Locations |      |    |    |         |         |                |    |      |  |  |  |
|----------------------------------------------------|------|----|----|---------|---------|----------------|----|------|--|--|--|
| Address (Hex)                                      | D7   | D6 | D5 | D4      | D3      | D2             | D1 | D0   |  |  |  |
| 020F                                               | Rsvd |    |    | EXTLOS1 | NO_REF1 | CURR_REF1[2:0] |    |      |  |  |  |
| 0210                                               | Rsvd |    |    | PLL1LCK | Rsvd    | SM_STS1[1:0]   |    |      |  |  |  |
| 0211                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |
| 0212                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |
| 0213                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |
| 0214                                               | Rsvd |    |    |         |         |                |    | Rsvd |  |  |  |
| 0215                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |
| 0216                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |
| 0217                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |
| 0218                                               | Rsvd |    |    |         |         |                |    |      |  |  |  |

| Digital PLL1 Status Register Block Field Descriptions |            |               |                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------|------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Field Name                                        | Field Type | Default Value | Description                                                                                                                                                                                                                                                                                                  |
| EXTLOS1                                               | R/O        | -             | External Loopback signal lost for PLL1:<br>0 = PLL1 has a valid feedback reference signal<br>1 = PLL1 has lost the external feedback reference signal and is no longer locked                                                                                                                                |
| NO_REF1                                               | R/O        | -             | Valid Reference Status for Digital PLL1:<br>0 = At least one valid Input Reference is present<br>1 = No valid Input References present                                                                                                                                                                       |
| CURR_REF1[2:0]                                        | R/O        | -             | Currently Selected Reference Status for Digital PLL1:<br>000 - 011 = No reference currently selected<br>100 = Input Reference 0 (CLK0, nCLK0) selected<br>101 = Input Reference 1 (CLK1, nCLK1) selected<br>110 = Input Reference 2 (CLK2, nCLK2) selected<br>111 = Input Reference 3 (CLK3, nCLK3) selected |

| Digital PLL1 Status Register Block Field Descriptions |            |               |                                                                                                                   |  |
|-------------------------------------------------------|------------|---------------|-------------------------------------------------------------------------------------------------------------------|--|
| Bit Field Name                                        | Field Type | Default Value | Description                                                                                                       |  |
| PLL1LCK                                               | R/O        | -             | Digital PLL1 phase error value is less than the LOCK window setting. Not asserted if PLL1 is in Synthesizer Mode. |  |
| SM_STS1[1:0]                                          | R/O        | -             | Current State of Digital PLL1:<br>00 = Reserved<br>01 = Freerun<br>10 = Normal<br>11 = Holdover                   |  |
| Rsvd                                                  | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                       |  |

Table 7X. General Purpose Input Status Register Bit Field Locations and Descriptions

| Global Interrupt Status Register Block Field Locations         |            |               |                                                                                       |        |        |        |        |        |
|----------------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|
| Address (Hex)                                                  | D7         | D6            | D5                                                                                    | D4     | D3     | D2     | D1     | D0     |
| 0219                                                           | GPI[7]     | GPI[6]        | GPI[5]                                                                                | GPI[4] | GPI[3] | GPI[2] | GPI[1] | GPI[0] |
| General Purpose Input Status Register Block Field Descriptions |            |               |                                                                                       |        |        |        |        |        |
| Bit Field Name                                                 | Field Type | Default Value | Description                                                                           |        |        |        |        |        |
| GPI[7:0]                                                       | R/O        | -             | Shows current values on GPIO[7:0] pins that are configured as General-Purpose Inputs. |        |        |        |        |        |

Table 7Y. Global Interrupt Status Register Bit Field Locations and Descriptions

| Global Interrupt Status Register Block Field Locations |      |      |      |      |          |      |      |          |
|--------------------------------------------------------|------|------|------|------|----------|------|------|----------|
| Address (Hex)                                          | D7   | D6   | D5   | D4   | D3       | D2   | D1   | D0       |
| 021A                                                   | Rsvd |      |      |      |          | Rsvd |      |          |
| 021B                                                   |      |      |      |      |          | Rsvd |      |          |
| 021C                                                   | Rsvd |      | Rsvd |      |          |      |      |          |
| 021D                                                   | Rsvd |      | Rsvd |      |          |      |      |          |
| 021E                                                   | Rsvd |      |      |      |          | Rsvd | Rsvd | BOOTFAIL |
| 021F                                                   | Rsvd | Rsvd | Rsvd | Rsvd | nEEP_CRC | Rsvd | Rsvd | EEPDONE  |

| Global Interrupt Status Register Block Field Descriptions |            |               |                                                                                                                                                                                                         |  |
|-----------------------------------------------------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Field Name                                            | Field Type | Default Value | Description                                                                                                                                                                                             |  |
| INT                                                       | R/O        | -             | Device Interrupt Status:<br>0 = No Interrupt Status bits that are enabled are asserted (nINT pin released)<br>1 = At least one Interrupt Status bit that is enabled is asserted (nINT pin asserted low) |  |
| BOOTFAIL                                                  | R/O        | -             | Reading of Serial EEPROM failed. Once set this bit is only cleared by reset.                                                                                                                            |  |
| nEEP_CRC                                                  | R/O        | -             | EEPROM CRC Error (Active Low):<br>0 = EEPROM was detected and read, but CRC check failed - please reset the device via the nRST pin to retry (serial port is locked)<br>1 = No EEPROM CRC Error         |  |
| EEPDONE                                                   | R/O        | -             | Serial EEPROM Read cycle has completed. Once set this bit is only cleared by reset.                                                                                                                     |  |
| Rsvd                                                      | R/W        | -             | Reserved. Always write 0 to this bit location. Read values are not defined.                                                                                                                             |  |

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                                  | Rating                               |
|---------------------------------------------------------------------------------------|--------------------------------------|
| Supply Voltage, $V_{CC}$                                                              | 3.63V                                |
| Inputs, $V_I$<br>OSCI<br>Other Input                                                  | 0V to 2V<br>-0.5V to $V_{CC}$ + 0.5V |
| Outputs, $V_O$ (Q[0:7], nQ[0:7])                                                      | -0.5V to $V_{CCOx}$ + 0.5V           |
| Outputs, $V_O$ (GPIO[0:7], SDATA, SCLK, nINT)                                         | -0.5V to $V_{CC}$ + 0.5V             |
| Outputs, $I_O$ (Q[0:7], nQ[0:7])<br>Continuous Current<br>Surge Current               | 40mA<br>65mA                         |
| Outputs, $I_O$ (GPIO[0:7], SDATA, SCLK, nINT))<br>Continuous Current<br>Surge Current | 8mA<br>13mA                          |
| Junction Temperature, $T_J$                                                           | 125°C                                |
| Storage Temperature, $T_{STG}$                                                        | -65°C to 150°C                       |

NOTE:  $V_{CCOx}$  denotes  $V_{CC00}$ ,  $V_{CC01}$ ,  $V_{CC02}$ ,  $V_{CC03}$ ,  $V_{CC04}$ ,  $V_{CC05}$ ,  $V_{CC06}$ ,  $V_{CC07}$ .

## Supply Voltage Characteristics

Table 8A. Power Supply Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$

| Symbol    | Parameter                        | Test Conditions                                                           | Minimum         | Typical | Maximum  | Units |
|-----------|----------------------------------|---------------------------------------------------------------------------|-----------------|---------|----------|-------|
| $V_{CC}$  | Core Supply Voltage              |                                                                           | 3.135           | 3.3     | 3.465    | V     |
| $V_{CCA}$ | Analog Supply Voltage            |                                                                           | $V_{CC} - 0.14$ | 3.3     | $V_{CC}$ | V     |
| $I_{CC}$  | Core Supply Current;<br>NOTE 1   |                                                                           |                 | 82      | 100      | mA    |
| $I_{CCA}$ | Analog Supply Current;<br>NOTE 1 | PLL0 and PLL1 Enabled                                                     |                 | 215     | 275      | mA    |
|           |                                  | Analog PLL1, Digital PLL1, and Calibration Logic for Analog PLL1 Disabled |                 | 127     | 187      | mA    |
| $I_{EE}$  | Power Supply Current;<br>NOTE 2  | Q[0:7] Configured for LVPECL Logic Levels;<br>Outputs Unloaded            |                 | 583     | 735      | mA    |

NOTE 1:  $I_{CC}$  and  $I_{CCA}$  are included in  $I_{EE}$  when Q[0:7] configured for LVPECL logic levels.

NOTE 2: Internal dynamic switching current at maximum  $f_{OUT}$  is included.

**Table 8B. Power Supply Characteristics,  $V_{CC} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol    | Parameter                        | Test Conditions                                                           | Minimum         | Typical | Maximum  | Units |
|-----------|----------------------------------|---------------------------------------------------------------------------|-----------------|---------|----------|-------|
| $V_{CC}$  | Core Supply Voltage              |                                                                           | 2.375           | 2.5     | 2.625    | V     |
| $V_{CCA}$ | Analog Supply Voltage            |                                                                           | $V_{CC} - 0.14$ | 2.5     | $V_{CC}$ | V     |
| $I_{CC}$  | Core Supply Current;<br>NOTE 1   |                                                                           |                 | 79      | 95       | mA    |
| $I_{CCA}$ | Analog Supply Current;<br>NOTE 1 | PLL0 and PLL1 Enabled                                                     |                 | 208     | 270      | mA    |
|           |                                  | Analog PLL1, Digital PLL1, and Calibration Logic for Analog PLL1 Disabled |                 | 123     | 182      | mA    |
| $I_{EE}$  | Power Supply Current;<br>NOTE 2  | Q[0:7] Configured for LVPECL Logic Levels;<br>Outputs Unloaded            |                 | 553     | 700      | mA    |

NOTE 1:  $I_{CC}$  and  $I_{CCA}$  are included in  $I_{EE}$  when Q[0:7] configured for LVPECL logic levels.

NOTE 2: Internal dynamic switching current at maximum  $f_{OUT}$  is included.

**Table 8C. Maximum Output Supply Current,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol     | Parameter                     | Test Conditions  | $V_{CCOx} = 3.3V \pm 5\%$ |      |      |         | $V_{CCOx} = 2.5V \pm 5\%$ |      |      |         | $V_{CCOx} = 1.8V \pm 5\%$ | Units |
|------------|-------------------------------|------------------|---------------------------|------|------|---------|---------------------------|------|------|---------|---------------------------|-------|
|            |                               |                  | LVPECL                    | LVDS | HCSL | LVC MOS | LVPECL                    | LVDS | HCSL | LVC MOS |                           |       |
| $I_{CC00}$ | Q0, nQ0 Output Supply Current | Outputs Unloaded | 50                        | 60   | 50   | 55      | 40                        | 50   | 40   | 45      | 35                        | mA    |
| $I_{CC01}$ | Q1, nQ1 Output Supply Current | Outputs Unloaded | 50                        | 60   | 50   | 55      | 40                        | 50   | 40   | 45      | 35                        | mA    |
| $I_{CC02}$ | Q2, nQ2 Output Supply Current | Outputs Unloaded | 80                        | 90   | 80   | 80      | 70                        | 80   | 70   | 70      | 60                        | mA    |
| $I_{CC03}$ | Q3, nQ3 Output Supply Current | Outputs Unloaded | 80                        | 90   | 80   | 80      | 70                        | 80   | 70   | 70      | 60                        | mA    |
| $I_{CC04}$ | Q4, nQ4 Output Supply Current | Outputs Unloaded | 55                        | 65   | 55   | 55      | 45                        | 55   | 45   | 45      | 40                        | mA    |
| $I_{CC05}$ | Q5, nQ5 Output Supply Current | Outputs Unloaded | 55                        | 65   | 55   | 55      | 45                        | 55   | 45   | 45      | 40                        | mA    |
| $I_{CC06}$ | Q6, nQ6 Output Supply Current | Outputs Unloaded | 55                        | 65   | 55   | 55      | 45                        | 55   | 45   | 45      | 40                        | mA    |
| $I_{CC07}$ | Q7, nQ7 Output Supply Current | Outputs Unloaded | 55                        | 65   | 55   | 55      | 45                        | 55   | 45   | 45      | 40                        | mA    |

NOTE: Internal dynamic switching current at maximum  $f_{OUT}$  is included.

NOTE:  $V_{CCOx}$  denotes  $V_{CC00}$ ,  $V_{CC01}$ ,  $V_{CC02}$ ,  $V_{CC03}$ ,  $V_{CC04}$ ,  $V_{CC05}$ ,  $V_{CC06}$ ,  $V_{CC07}$ .

## DC Electrical Characteristics

Table 9A. LVC MOS/LVTTL DC Characteristics,  $V_{EE} = 0V$ ,  $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$

| Symbol   | Parameter           |                                       | Test Conditions                                                   | Minimum | Typical | Maximum       | Units         |
|----------|---------------------|---------------------------------------|-------------------------------------------------------------------|---------|---------|---------------|---------------|
| $V_{IH}$ | Input High Voltage  |                                       | $V_{CC} = 3.3V$                                                   | 2       |         | $V_{CC} +0.3$ | V             |
|          |                     |                                       | $V_{CC} = 2.5V$                                                   | 1.7     |         | $V_{CC} +0.3$ | V             |
| $V_{IL}$ | Input Low Voltage   |                                       | $V_{CC} = 3.3V$                                                   | -0.3    |         | 0.8           | V             |
|          |                     |                                       | $V_{CC} = 2.5V$                                                   | -0.3    |         | 0.7           | V             |
| $I_{IH}$ | Input High Current  | nI2C_SPI, PLL_BYP, S_A0/nCS, S_A1/SDI | $V_{CC} = V_{IN} = 3.465V$ or $2.625V$                            |         |         | 150           | $\mu\text{A}$ |
|          |                     | nRST, SDATA/SDO, nWP, SCLK/SCLK       | $V_{CC} = V_{IN} = 3.465V$ or $2.625V$                            |         |         | 5             | $\mu\text{A}$ |
|          |                     | GPIO[7:0]                             | $V_{CC} = V_{IN} = 3.465V$ or $2.625V$                            |         |         | 1             | mA            |
| $I_{IL}$ | Input Low Current   | nI2C_SPI, PLL_BYP, S_A0/nCS, S_A1/SDI | $V_{CC} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$                     | -5      |         |               | $\mu\text{A}$ |
|          |                     | nRST, SDATA/SDO, nWP, SCLK/SCLK       | $V_{CC} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$                     | -150    |         |               | $\mu\text{A}$ |
|          |                     | GPIO[7:0]                             | $V_{CC} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$                     | -1      |         |               | mA            |
| $V_{OH}$ | Output High Voltage | nINT, SDATA/SDO, SCLK/SCLK; NOTE 1    | $V_{CC} = 3.3V \pm 5\%$ , $I_{OH} = -5\mu\text{A}$                | 2.6     |         |               | V             |
|          |                     | GPIO[7:0]                             | $V_{CC} = 3.3V \pm 5\%$ , $I_{OH} = -50\mu\text{A}$               | 2.6     |         |               | V             |
|          |                     | nINT, SDATA/SDO, SCLK/SCLK; NOTE 1    | $V_{CC} = 2.5V \pm 5\%$ , $I_{OH} = -5\mu\text{A}$                | 1.8     |         |               | V             |
|          |                     | GPIO[7:0]                             | $V_{CC} = 2.5V \pm 5\%$ , $I_{OH} = -50\mu\text{A}$               | 1.8     |         |               | V             |
| $V_{OL}$ | Output Low Voltage  | nINT, SDATA/SDO, SCLK/SCLK; NOTE 1    | $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $I_{OL} = 5\text{mA}$ |         |         | 0.5           | V             |
|          |                     | GPIO[7:0]                             | $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $I_{OL} = 5\text{mA}$ |         |         | 0.5           | V             |

NOTE 1: Use of external pull-up resistors is recommended.

Table 9B. Differential Input DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$

| Symbol    | Parameter                            |             | Test Conditions                               | Minimum  | Typical | Maximum       | Units         |
|-----------|--------------------------------------|-------------|-----------------------------------------------|----------|---------|---------------|---------------|
| $I_{IH}$  | Input High Current                   | CLKx, nCLKx | $V_{CC} = V_{IN} = 3.465V$ or $2.625V$        |          |         | 150           | $\mu\text{A}$ |
| $I_{IL}$  | Input Low Current                    | CLKx        | $V_{CC} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -5       |         |               | $\mu\text{A}$ |
|           |                                      | nCLKx       | $V_{CC} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -150     |         |               | $\mu\text{A}$ |
| $V_{PP}$  | Peak-to-Peak Voltage; NOTE 1         |             |                                               | 0.15     |         | 1.3           | V             |
| $V_{CMR}$ | Common Mode Input Voltage; NOTE 1, 2 |             |                                               | $V_{EE}$ |         | $V_{CC} -1.2$ | V             |

NOTE: CLKx denotes CLK0, CLK1, CLK2, CLK3. nCLKx denotes nCLK0, nCLK1, nCLK2, nCLK3.

NOTE 1:  $V_{IL}$  should not be less than  $-0.3V$ .  $V_{IH}$  should not be higher than  $V_{CC}$ .

NOTE 2: Common mode voltage is defined as the cross-point.

**Table 9C. LVPECL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol   | Parameter                          | Test Conditions | $V_{CCOx} = 3.3V \pm 5\%$ |         |                   | $V_{CCOx} = 2.5V \pm 5\%$ |         |                   | Units |
|----------|------------------------------------|-----------------|---------------------------|---------|-------------------|---------------------------|---------|-------------------|-------|
|          |                                    |                 | Minimum                   | Typical | Maximum           | Minimum                   | Typical | Maximum           |       |
| $V_{OH}$ | Output High Voltage; <b>NOTE 1</b> | $Qx, nQx$       | $V_{CCOx} - 1.3$          |         | $V_{CCOx} - 0.8$  | $V_{CCOx} - 1.4$          |         | $V_{CCOx} - 0.9$  | V     |
| $V_{OL}$ | Output Low Voltage; <b>NOTE 1</b>  | $Qx, nQx$       | $V_{CCOx} - 1.95$         |         | $V_{CCOx} - 1.75$ | $V_{CCOx} - 1.95$         |         | $V_{CCOx} - 1.75$ | V     |

NOTE:  $V_{CCOx}$  denotes  $V_{CCO0}, V_{CCO1}, V_{CCO2}, V_{CCO3}, V_{CCO4}, V_{CCO5}, V_{CCO6}, V_{CCO7}$ .NOTE:  $Qx$  denotes  $Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7$ .  $nQx$  denotes  $nQ0, nQ1, nQ2, nQ3, nQ4, nQ5, nQ6, nQ7$ .NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{CCOx} - 2V$ .**Table 9D. LVDS DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{CCOx} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol          | Parameter                   | Test Conditions |         |         | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------------|-----------------|---------|---------|---------|---------|---------|-------|
|                 |                             | Minimum         | Typical | Maximum |         |         |         |       |
| $V_{OD}$        | Differential Output Voltage | $Qx, nQx$       |         |         | 195     |         | 454     | mV    |
| $\Delta V_{OD}$ | $V_{OD}$ Magnitude Change   | $Qx, nQx$       |         |         |         |         | 50      | mV    |
| $V_{OS}$        | Offset Voltage              | $Qx, nQx$       |         |         | 1.1     |         | 1.375   | V     |
| $\Delta V_{OS}$ | $V_{OS}$ Magnitude Change   | $Qx, nQx$       |         |         |         |         | 50      | mV    |

NOTE:  $V_{CCOx}$  denotes  $V_{CCO0}, V_{CCO1}, V_{CCO2}, V_{CCO3}, V_{CCO4}, V_{CCO5}, V_{CCO6}, V_{CCO7}$ .NOTE:  $Qx$  denotes  $Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7$ .  $nQx$  denotes  $nQ0, nQ1, nQ2, nQ3, nQ4, nQ5, nQ6, nQ7$ .NOTE: Terminated  $100\Omega$  across  $Qx$  and  $nQx$ .**Table 9E. LVCMOS DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol   | Parameter           | Test Conditions | $V_{CCOx} = 3.3V \pm 5\%$ |         |         | $V_{CCOx} = 2.5V \pm 5\%$ |         |         | $V_{CCOx} = 1.8V \pm 5\%$ |         |         | Units |
|----------|---------------------|-----------------|---------------------------|---------|---------|---------------------------|---------|---------|---------------------------|---------|---------|-------|
|          |                     |                 | Minimum                   | Typical | Maximum | Minimum                   | Typical | Maximum | Minimum                   | Typical | Maximum |       |
| $V_{OH}$ | Output High Voltage | $Qx, nQx$       | $I_{OH} = -8mA$           | 2.6     |         | 1.8                       |         |         | 1.1                       |         |         | V     |
| $V_{OL}$ | Output Low Voltage  | $Qx, nQx$       | $I_{OL} = 8mA$            |         |         | 0.5                       |         |         | 0.5                       |         |         | V     |

NOTE:  $V_{CCOx}$  denotes  $V_{CCO0}, V_{CCO1}, V_{CCO2}, V_{CCO3}, V_{CCO4}, V_{CCO5}, V_{CCO6}, V_{CCO7}$ .NOTE:  $Qx$  denotes  $Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7$ .  $nQx$  denotes  $nQ0, nQ1, nQ2, nQ3, nQ4, nQ5, nQ6, nQ7$ .

**Table 10. Input Frequency Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol     | Parameter                                  | Test Conditions  |                                                                              | Minimum | Typical | Maximum | Units |
|------------|--------------------------------------------|------------------|------------------------------------------------------------------------------|---------|---------|---------|-------|
| $f_{IN}$   | Input Frequency;<br><a href="#">NOTE 1</a> | OSCI, OSCO       | Using a crystal (See <a href="#">Table 11</a> ,<br>Crystal Characteristics)  | 10      |         | 40      | MHz   |
|            |                                            |                  | Overdriving Crystal Input, Doubler<br>Logic Enabled; <a href="#">NOTE 2</a>  | 10      |         | 62.5    | MHz   |
|            |                                            |                  | Overdriving Crystal Input, Doubler<br>Logic Disabled; <a href="#">NOTE 2</a> | 16      |         | 125     | MHz   |
|            | CLKx, nCLKx                                |                  |                                                                              | 0.008   |         | 875     | MHz   |
| $f_{SCLK}$ | Serial Port Clock<br>SCLK (slave mode)     | $I^2C$ Operation |                                                                              | 100     |         | 400     | kHz   |
|            |                                            | SPI Operation    |                                                                              |         |         | 4.25    | MHz   |

NOTE: CLKx denotes CLK0, CLK1, CLK2, CLK3. nCLKx denotes nCLK0, nCLK1, nCLK2, nCLK3.

NOTE 1: For the input reference frequency, the divider values must be set for the VCO to operate within its supported range.

NOTE 2: For optimal noise performance, the use of a quartz crystal is recommended. Refer to Applications Information, [Overdriving the XTAL Interface](#).

**Table 11. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units    |
|------------------------------------|-----------------|-------------|---------|---------|----------|
| Mode of Oscillation                |                 | Fundamental |         |         |          |
| Frequency                          |                 | 10          |         | 40      | MHz      |
| Equivalent Series Resistance (ESR) |                 |             | 15      |         | $\Omega$ |
| Load Capacitance ( $C_L$ )         |                 |             | 12      |         | pF       |
| Frequency Stability (total)        |                 | -100        |         | 100     | ppm      |

## AC Electrical Characteristics

**Table 12. AC Characteristics**,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{CCOx} = 3.3V \pm 5\%$ ,  $2.5V \pm 5\%$  or  $1.8V \pm 5\%$  (1.8V only supported for LVCMOS outputs),  $T_A = -40^\circ C$  to  $85^\circ C$

| Symbol      | Parameter                        |                          | Test Conditions                                                                                       | Minimum                   | Typical | Maximum | Units |   |
|-------------|----------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|---------|---------|-------|---|
| $f_{VCO}$   | VCO Operating Frequency          |                          |                                                                                                       | 3000                      |         | 4000    | MHz   |   |
| $f_{OUT}$   | Output Frequency                 | LVPECL, LVDS, HCSL       | Q0, Q1, Q4, Q5, Q6, Q7 Outputs                                                                        | 0.008                     |         | 1000    | MHz   |   |
|             |                                  |                          | Q2, Q3 Outputs Integer Divide Ratio & No Added Phase Delay                                            | 0.008                     |         | 666.67  | MHz   |   |
|             |                                  |                          | Q2, Q3 Outputs Non-integer Divide and/or Added Phase Delay                                            | 0.008                     |         | 400     | MHz   |   |
|             | LVCMOS                           |                          |                                                                                                       | 0.008                     |         | 250     | MHz   |   |
| $t_R / t_F$ | Output Rise and Fall Times       | LVPECL                   | 20% to 80%                                                                                            | 145                       | 360     | 600     | ps    |   |
|             |                                  | LVDS                     | 20% to 80%                                                                                            | 100                       | 230     | 400     | ps    |   |
|             |                                  | HCSL                     | 20% to 80%                                                                                            | 150                       | 300     | 600     | ps    |   |
|             |                                  | LVCMOS; <b>NOTE 1, 2</b> | 20% to 80%, $V_{CCOx} = 3.3V$                                                                         | 180                       | 350     | 600     | ps    |   |
|             |                                  |                          | 20% to 80%, $V_{CCOx} = 2.5V$                                                                         | 200                       | 350     | 550     | ps    |   |
|             |                                  |                          | 20% to 80%, $V_{CCOx} = 1.8V$                                                                         | 200                       | 410     | 650     | ps    |   |
|             |                                  |                          |                                                                                                       |                           |         |         |       |   |
| SR          | Output Slew Rate; <b>NOTE 3</b>  | LVPECL                   | Measured on Differential Waveform, $\pm 150mV$ from Center                                            | 1                         |         | 5       | V/ns  |   |
|             |                                  | LVDS                     | Measured on Differential Waveform, $\pm 150mV$ from Center                                            | 0.5                       |         | 4       | V/ns  |   |
|             |                                  | HCSL                     | Measured on Differential Waveform, $\pm 150mV$ from Center, $V_{CCOx} = 2.5V$ , $f_{OUT} \leq 125MHz$ | 1.5                       |         | 4       | V/ns  |   |
|             |                                  |                          | Measured on Differential Waveform, $\pm 150mV$ from Center, $V_{CCOx} = 3.3V$ , $f_{OUT} \leq 125MHz$ | 2.5                       |         | 5.5     | V/ns  |   |
| tsk(b)      | Bank Skew                        | LVPECL                   | Q0, nQ0; Q1, nQ1                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  |                          | Q4, nQ4; Q5, nQ5                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  |                          | Q6, nQ6; Q7, nQ7                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  | LVDS                     | Q0, nQ0; Q1, nQ1                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  |                          | Q4, nQ4; Q5, nQ5                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  |                          | Q6, nQ6; Q7, nQ7                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  | HCSL                     | Q0, nQ0; Q1, nQ1                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  |                          | Q4, nQ4; Q5, nQ5                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  |                          | Q6, nQ6; Q7, nQ7                                                                                      | <b>NOTE 4, 5, 6, 7</b>    |         | 75      | ps    |   |
|             |                                  | LVCMOS                   | Q0, nQ0; Q1, nQ1                                                                                      | <b>NOTE 1, 4, 5, 7, 8</b> |         | 80      | ps    |   |
|             |                                  |                          | Q4, nQ4; Q5, nQ5                                                                                      | <b>NOTE 1, 4, 5, 7, 8</b> |         | 115     | ps    |   |
|             |                                  |                          | Q6, nQ6; Q7, nQ7                                                                                      | <b>NOTE 1, 4, 5, 7, 8</b> |         | 115     | ps    |   |
| odc         | Output Duty Cycle; <b>NOTE 9</b> | LVPECL, LVDS, HCSL       |                                                                                                       | $f_{OUT} \leq 666.667MHz$ | 45      | 50      | 55    | % |
|             |                                  |                          |                                                                                                       | $f_{OUT} > 666.667MHz$    | 40      | 50      | 60    | % |
|             |                                  | LVCMOS                   |                                                                                                       |                           | 40      | 50      | 60    | % |

| Symbol               | Parameter                                            | Test Conditions                                                                  | Minimum                                                                                 | Typical | Maximum | Units  |    |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|---------|--------|----|
|                      | Initial Frequency Offset                             | Switchover or Entering / Leaving Holdover State; <a href="#">NOTE 10, 11, 12</a> | -50                                                                                     |         | 50      | ppb    |    |
|                      | Output Phase Change in Fully Hitless Switching       | Switchover or Entering / Leaving Holdover State; <a href="#">NOTE 11, 12, 13</a> |                                                                                         | 5       |         | ns     |    |
| $\Phi_{SSB}(1k)$     | Single Sideband Phase Noise; <a href="#">NOTE 14</a> | 1kHz                                                                             | 122.88MHz Output                                                                        |         | -106    | dBc/Hz |    |
| $\Phi_{SSB}(10k)$    |                                                      | 10kHz                                                                            | 122.88MHz Output                                                                        |         | -126    | dBc/Hz |    |
| $\Phi_{SSB}(100k)$   |                                                      | 100kHz                                                                           | 122.88MHz Output                                                                        |         | -134    | dBc/Hz |    |
| $\Phi_{SSB}(1M)$     |                                                      | 1MHz                                                                             | 122.88MHz Output                                                                        |         | -148    | dBc/Hz |    |
| $\Phi_{SSB}(10M)$    |                                                      | 10MHz                                                                            | 122.88MHz Output                                                                        |         | -155    | dBc/Hz |    |
| $\Phi_{SSB}(30M)$    |                                                      | $\geq 30\text{MHz}$                                                              | 122.88MHz Output                                                                        |         | -156    | dBc/Hz |    |
|                      | Spurious Limit at Offset                             | $\geq 800\text{kHz}$                                                             | 122.88MHz Output; <a href="#">NOTE 15</a>                                               |         | -85     | dBc    |    |
| $t_{\text{startup}}$ | Startup Time                                         | <a href="#">Internal OTP Startup; NOTE 11</a>                                    | from $V_{CC} > 80\%$ to First Output Clock Edge                                         |         | 110     | 150    | ms |
|                      |                                                      | <a href="#">External EEPROM Startup; NOTE 11, 16</a>                             | from $V_{CC} > 80\%$ to First Output Clock Edge (0 retries). $I^2C$ Frequency = 100kHz  |         | 150     | 200    | ms |
|                      |                                                      |                                                                                  | from $V_{CC} > 80\%$ to First Output Clock Edge (0 retries). $I^2C$ Frequency = 400kHz  |         | 130     | 150    | ms |
|                      |                                                      |                                                                                  | from $V_{CC} > 80\%$ to First Output Clock Edge (31 retries). $I^2C$ Frequency = 100kHz |         | 925     | 1200   | ms |
|                      |                                                      |                                                                                  | from $V_{CC} > 80\%$ to First Output Clock Edge (31 retries). $I^2C$ Frequency = 400kHz |         | 360     | 500    | ms |
| $\Delta SPO$         | Static Phase Offset Variation                        | $f_{IN} = f_{OUT} = 156.25\text{ MHz}$ ; <a href="#">NOTE 17</a>                 | -175                                                                                    |         | 175     | ps     |    |

NOTE:  $V_{CC0x}$  denotes  $V_{CC00}$ ,  $V_{CC01}$ ,  $V_{CC02}$ ,  $V_{CC03}$ ,  $V_{CC04}$ ,  $V_{CC05}$ ,  $V_{CC06}$ ,  $V_{CC07}$ .

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Appropriate SE\_MODE bit must be configured to select phase-aligned or phase-inverted operation.

NOTE 2: All Q and nQ outputs in phase-inverted operation.

NOTE 3: Measured from -150mV to +150mV on the differential waveform (derived from Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.

NOTE 4: This parameter is guaranteed by characterization. Not tested in production.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 6: Measured at the output differential crosspoints.

NOTE 7: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions running off the same PLL.

NOTE 8: Measured at  $V_{CC0x}/2$  of the rising edge. All Qx and nQx outputs phase-aligned.

NOTE 9: Characterized in synthesizer mode. Duty cycle of bypassed signals (input reference clocks or crystal input) is not adjusted by the device.

NOTE 10: Tested in fast-lock operation after >20 minutes of locked operation to ensure holdover averaging logic is stable.

NOTE 11: This parameter is guaranteed by design.

NOTE 12: Using internal feedback mode configuration.

NOTE 13: Device programmed with SWMODEn = 0 (absorbs phase differences).

NOTE 14: Characterized with 8T49N286-901 units (synthesizer mode).

NOTE 15: Tested with all outputs operating at 122.88MHz.

NOTE 16: Assuming a clear  $I^2C$  bus.

NOTE 17: This parameter was measured using CLK2 as the reference input and CLK1 as the external feedback input. Characterized with 8T49N286-908.

**Table 13. HCSL AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{CCOx} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  to  $85^\circ C$** 

| Symbol             | Parameter                                                          | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------|--------------------------------------------------------------------|-----------------|---------|---------|---------|-------|
| $V_{RB}$           | Ring-back Voltage Margin;<br><b>NOTE 1, 2</b>                      |                 | -100    |         | 100     | mV    |
| $t_{STABLE}$       | Time before $V_{RB}$ is allowed;<br><b>NOTE 1, 2</b>               |                 | 500     |         |         | ps    |
| $V_{MAX}$          | Absolute Max. Output Voltage;<br><b>NOTE 3, 4</b>                  |                 |         |         | 1150    | mV    |
| $V_{MIN}$          | Absolute Min. Output Voltage;<br><b>NOTE 3, 5</b>                  |                 | -300    |         |         | mV    |
| $V_{CROSS}$        | Absolute Crossing Voltage;<br><b>NOTE 6, 7</b>                     |                 | 230     |         | 550     | mV    |
| $\Delta V_{CROSS}$ | Total Variation of $V_{CROSS}$ over<br>all edges; <b>NOTE 6, 8</b> |                 |         |         | 140     | mV    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measurement taken from differential waveform.

NOTE 2:  $t_{STABLE}$  is the time the differential clock must maintain a minimum  $\pm 150$ mV differential voltage after rising/falling edges before it is allowed to drop back into the  $V_{RB} \pm 100$ mV differential range.

NOTE 3: Measurement taken from single ended waveform.

NOTE 4: Defined as the maximum instantaneous voltage including overshoot.

NOTE 5: Defined as the minimum instantaneous voltage including undershoot.

NOTE 6: Measured at crossing point where the instantaneous voltage value of the rising edge of  $Q_n$  equals the falling edge of  $nQ_n$ .

NOTE 7: Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement.

NOTE 8: Defined as the total variation of all crossing voltages of rising  $Q_n$  and falling  $nQ_n$ . This is the maximum allowed variance in  $V_{CROSS}$  for any particular system.

**Table 14A. Typical RMS Phase Jitter (Synthesizer Mode),  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{CCOx} = 3.3V \pm 5\%$ ,  $2.5V \pm 5\%$  or  $1.8V \pm 5\%$  (1.8V only supported for LVCMOS outputs),  $T_A = -40^\circ C$  to  $85^\circ C$**

| Symbol         | Parameter                 | Test Conditions                                                            | LVPECL                                                      | LVDS | HCSL | LVCMOS<br>NOTE 6 | Units |    |
|----------------|---------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|------|------|------------------|-------|----|
| tjit( $\phi$ ) | RMS Phase Jitter (Random) | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz; <b>NOTE 1</b> | 266                                                         | 271  | 260  | 293              | fs    |    |
|                |                           | $f_{OUT} = 156.25MHz$ ,<br>Integration Range: 12kHz - 20MHz; <b>NOTE 2</b> | 271                                                         | 268  | 267  | 255              | fs    |    |
|                |                           | $f_{OUT} = 622.08MHz$ ,<br>Integration Range: 12kHz - 20MHz; <b>NOTE 3</b> | 285                                                         | 252  | 252  | N/A<br>(NOTE 5)  | fs    |    |
|                |                           | Q2, Q3 Integer;<br><b>NOTE 1</b>                                           | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz | 291  | 293  | 284              | 315   | fs |
|                |                           | Q2, Q3 Fractional;<br><b>NOTE 4</b>                                        | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz | 263  | 265  | 253              | 261   | fs |
|                |                           | Q4, Q5, Q6, Q7;<br><b>NOTE 1</b>                                           | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz | 281  | 284  | 274              | 308   | fs |

NOTE:  $V_{CCOx}$  denotes  $V_{CC00}$ ,  $V_{CC01}$ ,  $V_{CC02}$ ,  $V_{CC03}$ ,  $V_{CC04}$ ,  $V_{CC05}$ ,  $V_{CC06}$ ,  $V_{CC07}$ .

NOTE: Fox part numbers: 277LF-40-18 and 277LF-38.88-2 used for 40MHz and 38.88MHz crystals, respectively.

NOTE: All outputs configured for the specific output type, as shown in the table.

NOTE 1: Characterized with 8T49N286-901.

NOTE 2: Characterized with 8T49N286-902.

NOTE 3: Characterized with 8T49N286-903.

NOTE 4: Characterized with 8T49N286-900.

NOTE 5: This frequency is not supported for LVCMOS operation.

NOTE 6: Qx and nQx are 180° out of phase.

**Table 14B. Typical RMS Phase Jitter (Jitter Attenuator Mode),  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{CCOx} = 3.3V \pm 5\%$ ,  $2.5V \pm 5\%$  or  $1.8V \pm 5\%$  (1.8V only supported for LVCMOS outputs),  $T_A = -40^\circ C$  to  $85^\circ C$**

| Symbol         | Parameter                 | Test Conditions                                                            | LVPECL                                                      | LVDS | HCSL | LVCMOS<br>NOTE 6 | Units |    |
|----------------|---------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|------|------|------------------|-------|----|
| tjit( $\phi$ ) | RMS Phase Jitter (Random) | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz; <b>NOTE 1</b> | 281                                                         | 291  | 286  | 283              | fs    |    |
|                |                           | $f_{OUT} = 156.25MHz$ ,<br>Integration Range: 12kHz - 20MHz; <b>NOTE 2</b> | 253                                                         | 247  | 249  | 253              | fs    |    |
|                |                           | $f_{OUT} = 622.08MHz$ ,<br>Integration Range: 12kHz - 20MHz; <b>NOTE 3</b> | 230                                                         | 202  | 202  | N/A<br>(NOTE 5)  | fs    |    |
|                |                           | Q2, Q3 Integer;<br><b>NOTE 1</b>                                           | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz | 294  | 299  | 293              | 302   | fs |
|                |                           | Q2, Q3 Fractional;<br><b>NOTE 4</b>                                        | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz | 264  | 265  | 255              | 262   | fs |
|                |                           | Q4, Q5, Q6, Q7;<br><b>NOTE 1</b>                                           | $f_{OUT} = 122.88MHz$ ,<br>Integration Range: 12kHz - 20MHz | 302  | 304  | 304              | 282   | fs |

NOTE:  $V_{CCOx}$  denotes  $V_{CC00}$ ,  $V_{CC01}$ ,  $V_{CC02}$ ,  $V_{CC03}$ ,  $V_{CC04}$ ,  $V_{CC05}$ ,  $V_{CC06}$ ,  $V_{CC07}$ .

NOTE: Measured using a Rohde & Schwarz SMA100A as the input source.

NOTE: Fox part numbers: 277LF-40-18 and 277LF-38.88-2 used for 40MHz and 38.88MHz crystals, respectively.

NOTE: All outputs configured for the specific output type, as shown in the table.

NOTE 1: Characterized with 8T49N286-905.

NOTE 2: Characterized with 8T49N286-906.

NOTE 3: Characterized with 8T49N286-907.

NOTE 4: Characterized with 8T49N286-904.

NOTE 5: This frequency is not supported for LVCMOS operation.

NOTE 6: Qx and nQx are 180° out of phase.

**Table 15. PCI Express Jitter Specifications,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{CCOx} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  to  $85^\circ C$**

| Symbol                                | Parameter                                            | Test Conditions                                                                              | Minimum | Typical | Maximum | PCIe Industry Specification | Units |
|---------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------|---------|---------|---------|-----------------------------|-------|
| $t_j$<br>(PCIe Gen 1)                 | Phase Jitter<br>Peak-to-Peak;<br><b>NOTE 1, 4, 5</b> | $f = 100MHz$ , 40MHz Crystal Input,<br>Evaluation Band: 0Hz - Nyquist (clock<br>frequency/2) |         | 8       | 16      | 86                          | ps    |
| $t_{REFCLK\_HF\_RMS}$<br>(PCIe Gen 2) | Phase Jitter<br>RMS;<br><b>NOTE 2, 4, 5</b>          | $f = 100MHz$ , 40MHz Crystal Input,<br>High Band: 1.5MHz - Nyquist (clock<br>frequency/2)    |         | 0.8     | 1.8     | 3.1                         | ps    |
| $t_{REFCLK\_LF\_RMS}$<br>(PCIe Gen 2) | Phase Jitter<br>RMS;<br><b>NOTE 2, 4, 5</b>          | $f = 100MHz$ , 40MHz Crystal Input,<br>Low Band: 10kHz - 1.5MHz                              |         | 0.03    | 0.5     | 3.0                         | ps    |
| $t_{REFCLK\_RMS}$<br>(PCIe Gen 3)     | Phase Jitter<br>RMS;<br><b>NOTE 3, 4, 5</b>          | $f = 100MHz$ , 40MHz Crystal Input,<br>Evaluation Band: 0Hz - Nyquist (clock<br>frequency/2) |         | 0.2     | 0.5     | 0.8                         | ps    |

NOTE:  $V_{CCOx}$  denotes  $V_{CC00}$ ,  $V_{CC01}$ ,  $V_{CC02}$ ,  $V_{CC03}$ ,  $V_{CC04}$ ,  $V_{CC05}$ ,  $V_{CC06}$ ,  $V_{CC07}$ .

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1

NOTE 2: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for  $t_{REFCLK\_HF\_RMS}$  (High Band) and 3.0ps RMS for  $t_{REFCLK\_LF\_RMS}$  (Low Band).

NOTE 3: RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the PCI Express Base Specification Revision 0.7, October 2009 and is subject to change pending the final release version of the specification.

NOTE 4: This parameter is guaranteed by characterization. Not tested in production.

NOTE 5: Outputs configured for HCSL mode. Fox 277LF-40-18 crystal used with doubler logic enabled.

## Typical Phase Noise at 156.25MHz

►Phase Noise 10.000dB/ Ref -20.00dBc/Hz



## Applications Information

### Overdriving the XTAL Interface

The OSCI input can be overdriven by an LVC MOS driver or by one side of a differential driver through an AC coupling capacitor. The OSCO pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVC MOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 8A* shows an example of the interface diagram for a high speed 3.3V LVC MOS driver. This configuration requires that the sum of the output impedance of the driver ( $Z_o$ ) and the series resistance ( $R_s$ ) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First,  $R_1$  and  $R_2$  in parallel should

equal the transmission line impedance. For most  $50\Omega$  applications,  $R_1$  and  $R_2$  can be  $100\Omega$ . This can also be accomplished by removing  $R_1$  and changing  $R_2$  to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVC MOS driver. *Figure 8B* shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the OSCI input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. Input signal duty cycle worse than 50% will result in phase noise degradation. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.



Figure 8A. General Diagram for LVC MOS Driver to XTAL Input Interface



Figure 8B. General Diagram for LVPECL Driver to XTAL Input Interface

## Wiring the Differential Input to Accept Single-Ended Levels

Figure 9 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. Similarly, if the input clock swing is 1.8V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 0.9V. It is recommended to always use R1 and R2 to provide a known  $V_1$  voltage. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver ( $R_o$ ) and the series resistance ( $R_s$ ) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways.

First,  $R_3$  and  $R_4$  in parallel should equal the transmission line impedance. For most  $50\Omega$  applications,  $R_3$  and  $R_4$  can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVC MOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVC MOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than  $-0.3V$  and  $V_{IH}$  cannot be more than  $V_{CC} + 0.3V$ . Suggest edge rate faster than  $1V/ns$ . Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 9. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

### 3.3V Differential Clock Input Interface

CLKx/nCLKx accepts LVDS, LVPECL, LVHSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. [Figure 10A](#) to [Figure 10E](#) show interface examples for the CLKx/nCLKx input driven by the most common driver types. The input interfaces suggested here are examples only.

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in [Figure 10A](#), the input termination applies for Renesas open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 10A. CLKx/nCLKx Input Driven by a Renesas Open Emitter LVHSTL Driver**



**Figure 10D. CLKx/nCLKx Input Driven by a 3.3V LVPECL Driver**



**Figure 10B. CLKx/nCLKx Input Driven by a 3.3V LVPECL Driver**



**Figure 10E. CLKx/nCLKx Input Driven by a 3.3V LVDS Driver**



**Figure 10C. CLKx/nCLKx Input Driven by a 3.3V HCSL Driver**

## 2.5V Differential Clock Input Interface

CLKx/nCLKx accepts LVDS, LVPECL, LVHSTL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. [Figure 11A](#) to [Figure 11D](#) show interface examples for the CLKx/nCLKx input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult

with the vendor of the driver component to confirm the driver termination requirements. For example, in [Figure 11A](#), the input termination applies for Renesas open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 11A. CLKx/nCLKx Input Driven by a Renesas Open Emitter LVHSTL Driver**



**Figure 11C. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver**



**Figure 11B. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver**



**Figure 11D. CLKx/nCLKx Input Driven by a 2.5V LVDS Driver**

## Recommendations for Unused Input and Output Pins

### Inputs

#### CLKx/nCLKx Input

For applications not requiring the use of one or more reference clock inputs, both CLKx and nCLKx can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from CLKx to ground. It is recommended that CLKx, nCLKx not be driven with active signals when not enabled for use by either PLL.

#### LVC MOS Control Pins

All control pins have internal pullup or pulldown resistors; additional resistance is not required but can be added for additional protection. A  $1\text{k}\Omega$  resistor can be used.

### Outputs

#### LVPECL Outputs

Any unused LVPECL output pair can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### LVDS Outputs

Any unused LVDS output pair can be either left floating or terminated with  $100\Omega$  across. If they are left floating there should be no trace attached.

#### LVC MOS Outputs

Any LVC MOS output can be left floating if unused. There should be no trace attached.

## LVDS Driver Termination

For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. Renesas offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in [Figure 12A](#) can be

used with either type of output structure. [Figure 12B](#), which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately  $50\text{pF}$ . If using a non-standard termination, it is recommended to contact Renesas and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



Figure 12A. Standard LVDS Termination



Figure 12B. Optional LVDS Termination

## Termination for 3.3V LVPECL Outputs

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are

designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. [Figure 13A](#) and [Figure 13B](#) show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 13A. 3.3V LVPECL Output Termination



Figure 13B. 3.3V LVPECL Output Termination

## Termination for 2.5V LVPECL Outputs

[Figure 14A](#) and [Figure 14C](#) show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50Ω to  $V_{CCO} - 2V$ . For  $V_{CCO} = 2.5V$ , the  $V_{CCO} - 2V$  is very close to ground

level. The R3 in [Figure 14C](#) can be eliminated and the termination is shown in [Figure 14B](#).



Figure 14A. 2.5V LVPECL Driver Termination Example



Figure 14C. 2.5V LVPECL Driver Termination Example



Figure 14B. 2.5V LVPECL Driver Termination Example

## 2.5V and 3.3V HCSL Output Termination

Figure 15A is the recommended source termination for applications where the driver and receiver will be on a separate PCBs. This termination is the standard for PCI Express™ and HCSL output

types. All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 15A. Recommended Source Termination (where the driver and receiver will be on separate PCBs)

Figure 15B is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will

be minimized. In addition, a series resistor ( $R_s$ ) at the driver offers flexibility and can help dampen unwanted reflections. The optional resistor can range from  $0\Omega$  to  $33\Omega$ . All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 15B. Recommended Termination (where a point-to-point connection can be used)

## VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 16*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Lead frame Base Package, Amkor Technology.



**Figure 16. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

## Schematic and Layout Information

Schematics for 8T49N286 can be found on IDT.com. Please search for the 8T49N286 device and click on the link for evaluation board schematics.

## Crystal Recommendation

This device was validated using FOX 277LF series through-hole crystals including part #277LF-40-18 (40MHz) and 277LF-38.88-2 (38.88MHz). If a surface mount crystal is desired, we recommend FOX Part #603-40-48 (40MHz) or 603-38.88-7 (38.88MHz).

## I<sup>2</sup>C Serial EEPROM Recommendation

The 8T49N286 was designed to operate with most standard I<sup>2</sup>C serial EEPROMs of 256 bytes or larger. Atmel AT24C04C was used during device characterization and is recommended for use. Please contact Renesas for review of any other I<sup>2</sup>C EEPROM's compatibility with the 8T49N286.

## PCI Express Application Note

PCI Express jitter analysis methodology models the system response to reference clock jitter. The block diagram below shows the most frequently used *Common Clock Architecture* in which a copy of the reference clock is provided to both ends of the PCI Express Link.

In the jitter analysis, the transmit (Tx) and receive (Rx) SerDes PLLs are modeled as well as the phase interpolator in the receiver. These transfer functions are called H1, H2, and H3 respectively. The overall system transfer function at the receiver is:

$$H_t(s) = H_3(s) \times [H_1(s) - H_2(s)]$$

The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum X(s) and is:

$$Y(s) = X(s) \times H_3(s) \times [H_1(s) - H_2(s)]$$

In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on  $X(s) \times H_3(s) \times [H_1(s) - H_2(s)]$ .



### PCI Express Common Clock Architecture

For **PCI Express Gen 1**, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g. for a 100MHz reference clock: 0Hz – 50MHz) and the jitter result is reported in peak-peak.



### PCIe Gen 1 Magnitude of Transfer Function

For **PCI Express Gen 2**, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in rms. The two evaluation ranges for PCI Express Gen 2 are 10kHz – 1.5MHz (Low Band) and 1.5MHz – Nyquist (High Band). The plots show the individual transfer functions as well as the overall transfer function Ht.



### PCIe Gen 2A Magnitude of Transfer Function



### PCIe Gen 2B Magnitude of Transfer Function

For **PCI Express Gen 3**, one transfer function is defined and the evaluation is performed over the entire spectrum. The transfer function parameters are different from Gen 1 and the jitter result is reported in RMS.



### PCIe Gen 3 Magnitude of Transfer Function

For a more thorough overview of PCI Express jitter analysis methodology, please refer to Renesas Application Note, [PCI Express Application Note](#).

## Power Dissipation and Thermal Considerations

The 8T49N286 is a multi-functional, high speed device that targets a wide variety of clock frequencies and applications. Since this device is highly programmable with a broad range of features and functionality, the power consumption will vary as each of these features and functions is enabled.

The 8T49N286 device was designed and characterized to operate within the ambient industrial temperature range of -40°C to +85°C. The ambient temperature represents the temperature around the device, not the junction temperature. When using the device in extreme cases, such as maximum operating frequency and high ambient temperature, external air flow may be required in order to ensure a safe and reliable junction temperature. Extreme care must be taken to avoid exceeding 125°C junction temperature.

The power calculation examples below were generated using a maximum ambient temperature and supply voltage. For many applications, the power consumption will be much lower. Please contact Renesas technical support for any concerns on calculating the power dissipation for your own specific configuration.

## Power Domains

The 8T49N286 device has a number of separate power domains that can be independently enabled and disabled via register accesses (all power supply pins must still be connected to a valid supply voltage). [Figure 17](#) below indicates the individual domains and the associated power pins.



**Figure 17. 8T49N286 Power Domains**

For the output paths shown above, there are three different structures that are used. Q0 and Q1 use one output path structure, Q2 and Q3 use a second structure and Q[4:7] use a 3<sup>rd</sup> structure. Power consumption data will vary slightly depending on the structure used as shown in the appropriate tables below.

## Power Consumption Calculation

Determining total power consumption involves several steps:

1. Determine the power consumption using maximum current values for core and analog voltage supplies from [Table 8A](#) and [Table 8B](#).
2. Determine the nominal power consumption of each enabled output path.
  - a. This consists of a base amount of power that is independent of operating frequency, as shown in [Table 17A](#) through [Table 17I](#) (depending on the chosen output protocol).
  - b. Then there is a variable amount of power that is related to the output frequency. This can be determined by multiplying the output frequency by the FQ\_Factor shown in [Table 17A](#) through [Table 17I](#).
3. All of the above totals are then summed.

## Thermal Considerations

Once the total power consumption has been determined, it is necessary to calculate the maximum operating junction temperature for the device under the environmental conditions it will operate in. Thermal conduction paths, air flow rate and ambient air temperature are factors that can affect this. The thermal conduction path refers to whether heat is to be conducted away via a heat-sink, via airflow or via conduction into the PCB through the device pads (including the ePAD). Thermal conduction data is provided for typical scenarios in [Table 16](#) below. Please contact Renesas for assistance in calculating results under other scenarios.

**Table 16. Thermal Resistance  $\theta_{JA}$  for 72-Lead VFQFN, Forced Convection**

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2        |
| Multi-Layer PCB, JEDEC Standard Test Boards | 16.1°C/W | 12.4°C/W | 11.1°C/W |

## Current Consumption Data and Equations

**Table 17A. 3.3V LVPECL Output Calculation Table**

| Output | FQ_Factor (mA/MHz) | Base_Current (mA) |
|--------|--------------------|-------------------|
| Q0     | 0.00593            | 40.1              |
| Q1     |                    |                   |
| Q2     | 0.01363            | 63.8              |
| Q3     |                    |                   |
| Q4     |                    |                   |
| Q5     |                    |                   |
| Q6     |                    |                   |
| Q7     | 0.00591            | 42.9              |

**Table 17D. 2.5V LVPECL Output Calculation Table**

| Output | FQ_Factor (mA/MHz) | Base_Current (mA) |
|--------|--------------------|-------------------|
| Q0     | 0.00373            | 32.8              |
| Q1     |                    |                   |
| Q2     | 0.01134            | 56.5              |
| Q3     |                    |                   |
| Q4     |                    |                   |
| Q5     |                    |                   |
| Q6     | 0.00369            | 35.7              |
| Q7     |                    |                   |

**Table 17B. 3.3V HCSL Output Calculation Table**

| Output | FQ_Factor (mA/MHz) | Base_Current (mA) |
|--------|--------------------|-------------------|
| Q0     | 0.00582            | 40.1              |
| Q1     |                    |                   |
| Q2     | 0.01358            | 63.8              |
| Q3     |                    |                   |
| Q4     |                    |                   |
| Q5     |                    |                   |
| Q6     | 0.00553            | 43.1              |
| Q7     |                    |                   |

**Table 17E. 2.5V HCSL Output Calculation Table**

| Output | FQ_Factor (mA/MHz) | Base_Current (mA) |
|--------|--------------------|-------------------|
| Q0     | 0.00354            | 32.9              |
| Q1     |                    |                   |
| Q2     | 0.01125            | 56.5              |
| Q3     |                    |                   |
| Q4     |                    |                   |
| Q5     |                    |                   |
| Q6     | 0.00353            | 35.7              |
| Q7     |                    |                   |

**Table 17C. 3.3V LVDS Output Calculation Table**

| Output | FQ_Factor (mA/MHz) | Base_Current (mA) |
|--------|--------------------|-------------------|
| Q0     | 0.00627            | 48.6              |
| Q1     |                    |                   |
| Q2     | 0.01404            | 72.5              |
| Q3     |                    |                   |
| Q4     |                    |                   |
| Q5     |                    |                   |
| Q6     | 0.00630            | 51.3              |
| Q7     |                    |                   |

**Table 17F. 2.5V LVDS Output Calculation Table**

| Output | FQ_Factor (mA/MHz) | Base_Current (mA) |
|--------|--------------------|-------------------|
| Q0     | 0.00366            | 40.8              |
| Q1     |                    |                   |
| Q2     | 0.01148            | 64.5              |
| Q3     |                    |                   |
| Q4     |                    |                   |
| Q5     |                    |                   |
| Q6     | 0.00367            | 43.7              |
| Q7     |                    |                   |

**Table 17G. 3.3V LVCMOS Output Calculation Table**

| Output | Base_Current (mA) |
|--------|-------------------|
| Q0     | 37.4              |
| Q1     |                   |
| Q2     | 61.6              |
| Q3     |                   |
| Q4     |                   |
| Q5     |                   |
| Q6     | 40.6              |
| Q7     |                   |

**Table 17I. 1.8V LVCMOS Output Calculation Table**

| Output | Base_Current (mA) |
|--------|-------------------|
| Q0     | 27.4              |
| Q1     |                   |
| Q2     | 51.4              |
| Q3     |                   |
| Q4     |                   |
| Q5     |                   |
| Q6     | 30.3              |
| Q7     |                   |

**Table 17H. 2.5V LVCMOS Output Calculation Table**

| Output | Base_Current (mA) |
|--------|-------------------|
| Q0     | 30.8              |
| Q1     |                   |
| Q2     | 54.8              |
| Q3     |                   |
| Q4     |                   |
| Q5     |                   |
| Q6     | 33.7              |
| Q7     |                   |

Applying the values to the following equation will yield output current by frequency:

$$Q_x \text{ Current (mA)} = FQ\_Factor * \text{Frequency (MHz)} + \text{Base\_Current}$$

**where:**

*Q<sub>x</sub> Current* is the specific output current according to output type and frequency

*FQ\_Factor* is used for calculating current increase due to output frequency

*Base\_Current* is the base current for each output path independent of output frequency

The second step is to multiply the power dissipated by the thermal impedance to determine the maximum power gradient, using the following equation:

$$T_J = T_A + (\theta_{JA} * Pd_{total})$$

**where:**

*T<sub>J</sub>* is the junction temperature (°C)

*T<sub>A</sub>* is the ambient temperature (°C)

*θ<sub>JA</sub>* is the thermal resistance value from [Table 16](#), dependent on ambient airflow (°C/W)

*Pd<sub>total</sub>* is the total power dissipation of the 8T49N286 under usage conditions, including power dissipated due to loading (W).

Note that the power dissipation per output pair due to loading is assumed to be 27.95mW for LVPECL outputs and 44.5mW for HCSL outputs. When selecting LVCMOS outputs, power dissipation through the load will vary based on a variety of factors including termination type and trace length. For these examples, power dissipation through loading will be calculated using *C<sub>PD</sub>* (found in [Table 2](#)) and output frequency:

$$Pd_{OUT} = C_{PD} * F_{OUT} * V_{CCO}^2$$

**where:**

*Pd<sub>OUT</sub>* is the power dissipation of the output (W)

*C<sub>PD</sub>* is the power dissipation capacitance (pF)

*F<sub>OUT</sub>* is the output frequency of the selected output (MHz)

*V<sub>CCO</sub>* is the voltage supplied to the appropriate output (V)

## Example Calculations

### Example 1. Common Customer Configuration (3.3V Core Voltage)

| Output | Output Type | Frequency (MHz) | V <sub>CCO</sub> |
|--------|-------------|-----------------|------------------|
| Q0     | LVPECL      | 245.76          | 3.3              |
| Q1     | LVPECL      | 245.76          | 3.3              |
| Q2     | LVPECL      | 33.333          | 3.3              |
| Q3     | LVPECL      | 33.333          | 3.3              |
| Q4     | LVDS        | 125             | 3.3              |
| Q5     | LVDS        | 125             | 3.3              |
| Q6     | LVCMOS      | 25              | 3.3              |
| Q7     | LVCMOS      | 25              | 3.3              |
| PLL0   | Enabled     |                 |                  |
| PLL1   | Enabled     |                 |                  |

- Core Supply Current, I<sub>CC</sub> = **100mA (max)**

- Analog Supply Current, I<sub>CCA</sub> = **275mA (max)**

$$Q0 \text{ Current} = 0.00593 \times 245.76 + 40.1 = 41.56 \text{mA}$$

$$Q1 \text{ Current} = 0.00593 \times 245.76 + 40.1 = 41.56 \text{mA}$$

$$Q2 \text{ Current} = 0.01363 \times 33.333 + 63.8 = 64.25 \text{mA}$$

$$Q3 \text{ Current} = 0.01363 \times 33.333 + 63.8 = 64.25 \text{mA}$$

$$Q4 \text{ Current} = 0.00630 \times 125 + 51.3 = 52.09 \text{mA}$$

$$Q5 \text{ Current} = 0.00630 \times 125 + 51.3 = 52.09 \text{mA}$$

$$Q6 \text{ Current} = 40.6 \text{mA}$$

$$Q7 \text{ Current} = 40.6 \text{mA}$$

- Total Output Current = **397mA (max)**

$$\text{Total Device Current} = 100 \text{mA} + 275 \text{mA} + 397 \text{mA} = \mathbf{772 \text{mA}}$$

$$\text{Total Device Power} = 3.465 \text{V} * 772 \text{mA} = \mathbf{2675 \text{mW}}$$

- Power dissipated through output loading:

$$\text{LVPECL} = 27.95 \text{mW} * 4 = \mathbf{111.8 \text{mW}}$$

LVDS = already accounted for in device power

HCSL = n/a

$$\text{LVCMOS} = 14.5 \text{pF} * 25 \text{MHz} * 3.465 \text{V}^2 * 2 \text{ output pairs} = \mathbf{8.7 \text{mW}}$$

- Total Power = 2675mW + 111.8mW + 8.7mW = **2795.5mW or 2.8W**

With an ambient temperature of 85°C and no airflow, the junction temperature is:

$$T_J = 85 \text{°C} + 16.1 \text{°C/W} * 2.8 \text{W} = \mathbf{130.1 \text{°C}}$$

This junction temperature is above the maximum allowable. In instances where maximum junction temperature is exceeded adjustments need to be made to either airflow or ambient temperature. In this case, adjusting airflow to 1m/s ( $\theta_{JA} = 12.4 \text{°C/W}$ ) will reduce junction temperature to 119.7°C. If no airflow adjustments can be made, the maximum ambient operating temperature must be reduced by a minimum of 5.1°C.

### Example 2. High-Frequency Customer Configuration (3.3V Core Voltage)

| Output | Output Type | Frequency (MHz) | V <sub>CCO</sub> |
|--------|-------------|-----------------|------------------|
| Q0     | LVDS        | 625.00          | 2.5              |
| Q1     | LVDS        | 625.00          | 2.5              |
| Q2     | LVPECL      | 161.133         | 2.5              |
| Q3     | LVPECL      | 161.133         | 2.5              |
| Q4     | HCSL        | 25              | 3.3              |
| Q5     | HCSL        | 25              | 3.3              |
| Q6     | HCSL        | 125             | 3.3              |
| Q7     | HCSL        | 156.25          | 3.3              |
| PLL0   | Enabled     |                 |                  |
| PLL1   | Disabled    |                 |                  |

- Core Supply Current, I<sub>CC</sub> = **100mA (max)**

- Analog Supply Current, I<sub>CCA</sub> = **187mA (max, PLL0 path only)**

$$Q0 \text{ Current} = 0.00366 \times 625 + 40.8 = 43.09 \text{mA}$$

$$Q1 \text{ Current} = 0.00366 \times 625 + 40.8 = 43.09 \text{mA}$$

$$Q2 \text{ Current} = 0.01134 \times 161.133 + 56.5 = 58.3 \text{mA}$$

$$Q3 \text{ Current} = 0.01134 \times 161.133 + 56.5 = 58.3 \text{mA}$$

$$Q4 \text{ Current} = 0.00553 \times 25 + 43.1 = 43.24 \text{mA}$$

$$Q5 \text{ Current} = 0.00553 \times 25 + 43.1 = 43.24 \text{mA}$$

$$Q6 \text{ Current} = 0.00553 \times 125 + 43.1 = 43.79 \text{mA}$$

$$Q7 \text{ Current} = 0.00553 \times 156.25 + 43.1 = 43.96 \text{mA}$$

- Total Output Current = **202.8mA** (V<sub>CCO</sub> = 2.5V), **174.23mA** (V<sub>CCO</sub> = 3.3V)

$$\text{Total Device Power} = 3.465V * (100mA + 187mA + 174.23mA) + 2.625V * 202.8mA = **2130.5mW**$$

- Power dissipated through output loading:

$$\text{LVPECL} = 27.95 \text{mW} * 2 = **55.9mW**$$

LVDS = already accounted for in device power

$$\text{HCSL} = 44.5 \text{mW} * 4 = 178 \text{mW}$$

LVC MOS = n/a

$$\text{Total Power} = 2130.5 \text{mW} + 55.9 \text{mW} + 178 \text{mW} = **2364.4mW** \text{ or } **2.36W**$$

With an ambient temperature of 85°C, the junction temperature is:

$$T_J = 85^\circ\text{C} + 16.1^\circ\text{C/W} * 2.36 \text{W} = **123^\circ\text{C}**$$

This junction temperature is below the maximum allowable.

### Example 3. Low Power Customer Configuration (2.5V Core Voltage)

| Output | Output Type | Frequency (MHz) | V <sub>CCO</sub> |
|--------|-------------|-----------------|------------------|
| Q0     | LVDS        | 156.25          | 2.5              |
| Q1     | LVDS        | 156.25          | 2.5              |
| Q2     | LVDS        | 161.133         | 2.5              |
| Q3     | LVCMOS      | 33.333          | 1.8              |
| Q4     | LVCMOS      | 25              | 1.8              |
| Q5     | LVCMOS      | 25              | 1.8              |
| Q6     | LVCMOS      | 25              | 1.8              |
| Q7     | LVDS        | 156.25          | 2.5              |
| PLL0   | Enabled     |                 |                  |
| PLL1   | Enabled     |                 |                  |

- Core Supply Current, I<sub>CC</sub> = **95mA (max)**

- Analog Supply Current, I<sub>CCA</sub> = **270mA (max)**

$$Q0 \text{ Current} = 0.00366 \times 156.25 + 40.8 = 41.37 \text{mA}$$

$$Q1 \text{ Current} = 0.00366 \times 156.25 + 40.8 = 41.37 \text{mA}$$

$$Q2 \text{ Current} = 0.01148 \times 161.133 + 64.5 = 66.35 \text{mA}$$

$$Q3 \text{ Current} = 51.4 \text{mA}$$

$$Q4 \text{ Current} = 30.3 \text{mA}$$

$$Q5 \text{ Current} = 30.3 \text{mA}$$

$$Q6 \text{ Current} = 30.3 \text{mA}$$

$$Q7 \text{ Current} = 0.00367 \times 156.25 + 43.7 = 44.27 \text{mA}$$

- Total Output Current = **193.36mA** (V<sub>CCO</sub> = 2.5V), **142.3mA** (V<sub>CCO</sub> = 1.8V)

$$\text{Total Device Power} = 2.625V * (95mA + 270mA + 193.36mA) + 1.89V * 142.3mA = \mathbf{1734.6mW}$$

- Power dissipated through output loading:

$$\text{LVPECL} = \text{n/a}$$

$$\text{LVDS} = \text{already accounted for in device power}$$

$$\text{HCSL} = \text{n/a}$$

$$\text{LVCMOS}_{33.3\text{MHz}} = 17\text{pF} * 33.3\text{MHz} * 1.89V^2 * 1 \text{ output pair} = \mathbf{2.02mW}$$

$$\text{LVCMOS}_{25\text{MHz}} = 12.5\text{pF} * 25\text{MHz} * 1.89V^2 * 3 \text{ output pairs} = \mathbf{3.35mW}$$

$$\text{Total Power} = 1734.6\text{mW} + 2.02\text{mW} + 3.35\text{mW} = \mathbf{1740mW \text{ or } 1.74W}$$

With an ambient temperature of 85°C, the junction temperature is:

$$T_J = 85^\circ\text{C} + 16.1^\circ\text{C/W} * 1.74\text{W} = \mathbf{113^\circ\text{C}}$$

This junction temperature is below the maximum allowable.

## Reliability Information

Table 18.  $\theta_{JA}$  vs. Air Flow Table for a 72-Lead VFQFN

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2        |
| Multi-Layer PCB, JEDEC Standard Test Boards | 16.1°C/W | 12.4°C/W | 11.1°C/W |

NOTE: Theta JA ( $\theta_{JA}$ ) values calculated using a 4-layer JEDEC PCB (114.3mm x 101.6mm), with 2oz. (70um) copper plating on all 4 layers.

## Transistor Count

The transistor count for 8T49N286 is: 998,958

## Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

[www.idt.com/document/psc/nlnlg72-package-outline-100-x-100-mm-body-epad-75-mm-sq-050-mm-pitch-qfn-sawn](http://www.idt.com/document/psc/nlnlg72-package-outline-100-x-100-mm-body-epad-75-mm-sq-050-mm-pitch-qfn-sawn)

## Marking Diagram



1. Line 1 and Line 2 indicate the part number. "001" will vary due to configuration.
2. Line 3 indicates the following:
  - "#" denotes the stepping mark.
  - "YYWW" is the last two digits of the year and week that the part was assembled.
  - "\$" denotes the mark code.

## Ordering Information

**Table 19. Ordering Information**

| Part/Order Number  | Marking              | Package                  | Shipping Packaging                        | Temperature    |
|--------------------|----------------------|--------------------------|-------------------------------------------|----------------|
| 8T49N286A-dddNLGI  | IDT8T49N286A-dddNLGI | 72-Lead VFQFN, Lead-Free | Tray                                      | -40°C to +85°C |
| 8T49N286A-dddNLGI8 | IDT8T49N286A-dddNLGI | 72-Lead VFQFN, Lead-Free | Tape & Reel, Pin 1 Orientation: EIA-481-C | -40°C to +85°C |
| 8T49N286A-dddNLGI# | IDT8T49N286A-dddNLGI | 72-Lead VFQFN, Lead-Free | Tape & Reel, Pin 1 Orientation: EIA-481-D | -40°C to +85°C |

NOTE: For the specific, publicly available -ddd order codes, refer to *FemtoClock NG Universal Frequency Translator Ordering Product Information* document. For custom -ddd order codes, please contact Renesas for more information.

**Table 20. Pin 1 Orientation in Tape and Reel Packaging**

| Part Number Suffix | Pin 1 Orientation      | Illustration |
|--------------------|------------------------|--------------|
| NLGI8              | Quadrant 1 (EIA-481-C) |              |
| NLGI#              | Quadrant 2 (EIA-481-D) |              |

## Revision History

| Revision Date     | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 28, 2020  | <ul style="list-style-type: none"> <li>Updated <a href="#">Figure 8A</a></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| July 15, 2020     | <ul style="list-style-type: none"> <li>Corrected the <a href="#">Marking Diagram</a> description</li> <li>Changed IDT references to Renesas</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                |
| January 18, 2019  | <ul style="list-style-type: none"> <li>Corrected the I<sup>2</sup>C read sequence diagrams in <a href="#">Figure 6</a> and <a href="#">Figure 7</a> to match I<sup>2</sup>C specification and device actual performance. Note: Only the drawings were incorrect – the part's behavior did not change and continues to meet the I<sup>2</sup>C specification.</li> <li>Added a <a href="#">Marking Diagram</a></li> </ul>                                                                                                                                              |
| February 2, 2018  | Updated <a href="#">I2C Mode Operation</a> to indicate support for v2.1 of the I2C specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| September 8, 2017 | <ul style="list-style-type: none"> <li>Added a note before <a href="#">Digital PLL0 Status Register Bit Field Locations and Descriptions</a> and <a href="#">Digital PLL1 Status Register Bit Field Locations and Descriptions</a></li> <li>Added the following fields to <a href="#">Digital PLL0 Status Register Bit Field Locations and Descriptions</a> and <a href="#">Digital PLL1 Status Register Bit Field Locations and Descriptions</a>: NO_REF, SM_STS, and PLLCK</li> <li>Updated the package outline drawings; however, no mechanical changes</li> </ul> |
| October 27, 2016  | <a href="#">Crystal Recommendation</a> - deleted IDT crystal reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| February 1, 2016  | <p><a href="#">T19</a>, Per PCN# W1512-01, Effective Date 03/18/2016 - changed Part/Order Number from 8T49N286-dddNLGI to 8T49N286A-dddNLGI, and Marking from IDT8T49N286-dddNLGI to IDT8T49N286A-dddNLGI.</p> <p>Updated Datasheet header/footer.</p>                                                                                                                                                                                                                                                                                                                |
| July 8, 2015      | <a href="#">Device Start-up and Reset Behavior</a> - added second paragraph.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| May 6, 2015       | <p>Digital PLL0 Feedback Control Register Bit Field Table - deleted ACQBW0[3:0]'s "0000 = 512mHz"</p> <p>AC Characteristics Table - added missing minimum Output Frequency spec for Q2, Q3 (LVPECL, LVDS) and LVCMOS.</p> <p><a href="#">"Termination for 3.3V LVPECL Outputs"</a> - updated <a href="#">Figure 13A</a>.</p> <p><a href="#">"Crystal Recommendation"</a> - included additional crystal recommendation.</p> <p>Deleted IDT prefix/suffix throughout the datasheet.</p>                                                                                 |
| February 17, 2015 | <p><a href="#">Table 12</a>, AC Characteristics Table - updated LVDS Rise/Fall Time maximum spec. from 500 to 400ps.</p> <p>Miscellaneous content enhancement in:</p> <p><a href="#">Output Phase Control on Switchover</a> section; <a href="#">Table 7A</a>, <a href="#">Table 7C</a>, <a href="#">Table 7E</a> and <a href="#">Table 7G</a>, <a href="#">Table 7S</a>, and <a href="#">Pin Assignment</a> format.</p>                                                                                                                                              |
| December 8, 2014  | Block Diagram - corrected divide symbol.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |


**NOTES:**

1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS.
3. INDEX AREA (PIN1 IDENTIFIER)



## RECOMMENDED LAND PATTERN DIMENSION

## NOTES:

1. ALL DIMENSIONS ARE IN MM. ANGLES IN DEGREES.
2. TOP DOWN VIEW. AS VIEWED ON PCB.
3. COMPONENT OUTLINE SHOWS FOR REFERENCE IN GREEN.
4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED.
5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN.

| Package Revision History |         |                       |
|--------------------------|---------|-----------------------|
| Date Created             | Rev No. | Description           |
| Sept 3, 2019             | Rev 01  | Updated to New Format |
| Feb 12, 2016             | Rev 00  | Initial Release       |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:  
[www.renesas.com/contact/](http://www.renesas.com/contact/)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.