CDCLVP111-SP SCAS946A - NOVEMBER 2016-REVISED JANUARY 2017 # CDCLVP111-SP Low-Voltage 1:10 LVPECL With Selectable Input Clock Driver ### **Features** - Distributes One Differential Clock Input Pair LVPECL to 10 Differential LVPECL - Fully Compatible With LVECL and LVPECL - Supports a Wide Supply Voltage Range From 2.375 V to 3.8 V - Selectable Clock Input Through CLK SEL - Low-Output Skew (Typical 15 ps) for Clock-**Distribution Applications** - Additive Jitter Less Than 1 ps - Propagation Delay Less Than 355 ps - Open Input Default State - LVDS, CML, SSTL input Compatible - V<sub>BB</sub> Reference Voltage Output for Single-Ended Clocking - Frequency Range From DC to 3.5 GHz # Supports Defense, Aerospace, and Medical **Applications** - Controlled Baseline - One Assembly and Test Site - One Fabrication Site - Available in Military (-55°C to 125°C) Temperature Range (1) - Extended Product Life Cycle - **Extended Product-Change Notification** - Product Traceability # Applications - Designed for Driving 50- $\Omega$ Transmission Lines - High-Performance Clock Distribution - Engineering Evaluation (/EM) Samples Are Available (2) - Custom temperature ranges available. - These units are intended for engineering evaluation only. They are processed to a non-compliant flow (that is, no burnin, and so forth) and are tested to a temperature rating of 25°C only. These units are not suitable for qualification, production, radiation testing, or flight use. Parts are not warranted for performance over the full MIL specified temperature range of -55°C to 125°C operating life. ## 3 Description The CDCLVP111-SP clock driver distributes one differential clock pair of LVPECL input, (CLK0, CLK1) to ten pairs of differential LVPECL clock (Q0, Q9) outputs with minimum skew for clock distribution. The CDCLVP111-SP can accept two clock sources into input multiplexer. The CDCLVP111-SP specifically designed for driving 50-Ω transmission lines. When an output pin is not used, leaving it open is recommended to reduce power consumption. If only one of the output pins from a differential pair is used, the other output pin must be identically terminated to 50 $\Omega$ . The V<sub>BB</sub> reference voltage output is used if singleended input operation is required. In this case, the V<sub>BB</sub> pin should be connected to CLKO and bypassed to GND via a 10-nF capacitor. For high-speed performance, the differential mode is strongly recommended. The CDCLVP111-SP is characterized for operation from -55°C to 125°C. ### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |--------------|----------|-------------------| | CDCLVP111-SP | HFG (36) | 9.08 mm × 9.08 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### **Functional Block Diagram** Copyright © 2016, Texas Instruments Incorporated # **Table of Contents** | 1 | Features 1 | 7.3 Feature Description | |---|------------------------------------------|-----------------------------------------------------------------| | 2 | Applications | 7.4 Device Functional Modes 1 8 Application and Implementation | | 4 | Revision History | 8.1 Application Information 1 | | 5 | Pin Configuration and Functions3 | 8.2 Typical Application 1 | | 6 | Specifications4 | 9 Power Supply Recommendations 1 | | - | 6.1 Absolute Maximum Ratings | 9.1 Power-Supply Filtering1 | | | 6.2 ESD Ratings 4 | 10 Layout 1 | | | 6.3 Recommended Operating Conditions 4 | 10.1 Layout Guidelines 1 | | | 6.4 Thermal Information | 10.2 Layout Example 1 | | | 6.5 LVECL DC Electrical Characteristics | 11 Device and Documentation Support 2 | | | 6.6 LVPECL DC Electrical Characteristics | 11.1 Receiving Notification of Documentation Updates 2 | | | 6.7 AC Electrical Characteristics | 11.2 Community Resources 2 | | | 6.8 Typical Characteristics 8 | 11.3 Trademarks | | 7 | Detailed Description9 | 11.4 Electrostatic Discharge Caution 2 | | - | 7.1 Overview | 11.5 Glossary | | | 7.2 Functional Block Diagram9 | 12 Mechanical, Packaging, and Orderable Information | # 4 Revision History | Changes from | Original | (November | 2016) | to Revision | Α | |--------------|----------|-----------|-------|-------------|---| Page # 5 Pin Configuration and Functions Pin Functions<sup>(1)</sup> | | PIN | TYPE | DESCRIPTION | |-----------------|-------------------------------------------|--------|--------------------------------------------------------------------------------------------------------| | NAME | NO. | ITFE | DESCRIPTION | | CLK_SEL | 2 | Input | Clock select. Used to select between CLK0 and CLK1 input pairs. LVTTL/LVCMOS functionality compatible. | | CLK0, CLK0 | 3, 4 | Input | Differential LVECL/LVPECL input pair. | | CLK1, CLK1 | 6, 7 | Input | Differential EVECL/EVPECE Input pair. | | Q[9:0] | 12, 14, 16, 20, 22,<br>24, 26, 30, 32, 34 | Output | LVECL/LVPECL clock outputs, these outputs provide low-skew copies of CLKn. | | Q[9:0] | 11, 13, 15, 19, 21,<br>23, 25, 29, 31, 33 | Output | LVECL/LVPECL complementary clock outputs, these outputs provide copies of CLKn. | | $V_{BB}$ | 5 | Power | Reference voltage output for single-ended input operation. | | V <sub>CC</sub> | 1, 9, 10, 17, 18, 27,<br>28, 35, 36 | Power | Supply voltage. | | V <sub>EE</sub> | 8 | Power | Device ground or negative supply voltage in ECL mode. | (1) CLKn, CLK\_SEL pull down resistor = 75 k $\Omega$ ; $\overline{\text{CLKn}}$ pull up resistor = 37.5 k $\Omega$ ; $\overline{\text{CLKn}}$ pull down resistor = 50 k $\Omega$ . # 6 Specifications ## 6.1 Absolute Maximum Ratings see (1) | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------|------|----------------|------| | V <sub>CC</sub> | Supply voltage (relative to V <sub>EE</sub> ) | -0.3 | 4.6 | V | | VI | Input voltage | -0.3 | $V_{CC} + 0.5$ | V | | Vo | Output voltage | -0.3 | $V_{CC} + 0.5$ | V | | I <sub>IN</sub> | Input current | | ±20 | mA | | V <sub>EE</sub> | Negative supply voltage (relative to $V_{CC}$ ) | -4.6 | 0.3 | V | | I <sub>BB</sub> | Sink/source current | -1 | 1 | mA | | l <sub>O</sub> | DC output current | -50 | | mA | | TJ | Maximum operating junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------------|-------|---------|-----|------| | V <sub>CC</sub> | Supply voltage (relative to V <sub>EE</sub> ) | 2.375 | 2.5/3.3 | 3.8 | V | | TJ | Operating junction temperature | -55 | | 125 | °C | ### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | HFG (CFP) | UNIT | |----------------------|----------------------------------------------|-----------|------| | | | 36 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 107.2 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 33.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 98.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 29.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 91.36 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 13.4 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. (2) According to JESD 51-7 standard. Submit Documentation Feedback <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.5 LVECL DC Electrical Characteristics Vsupply: $V_{CC} = 0 \text{ V}$ , $V_{EE} = -2.375 \text{ V}$ to -3.8 V over operating temperature range $T_J = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------|-------------------------------------------------------------------------------------|--------------------|---------------------|-------|--------|------| | I <sub>EE</sub> | Supply internal current | Absolute value of current | –55°C, 25°C, 125°C | 30 | | 85 | mA | | | Output and internal | All outputs terminated 50 Ω to V <sub>CC</sub> – 2 V | –55°C, 25°C | | | 385 | mA | | I <sub>CC</sub> | supply current | All outputs terminated 50 Ω to V <sub>CC</sub> – 2 V | 125°C | | | 405 | mA | | I <sub>IN</sub> | Input current | Includes pullup and pulldown resistors, $V_{IH} = V_{CC}$ , $V_{IL} = V_{CC} - 2$ V | –55°C, 25°C, 125°C | -150 | | 150 | μА | | ., | Internally generated | For $V_{EE} = -3 \text{ V to } -3.8 \text{ V}, I_{BB} = -0.2 \text{ mA}$ | –55°C, 25°C, 125°C | -1.45 | -1.3 | -1.125 | V | | $V_{BB}$ | bias voltage | $V_{EE}$ = -2.375 V to -2.75 V, $I_{BB}$ = -0.2 mA | –55°C, 25°C, 125°C | -1.3 | -1.25 | -1.1 | V | | $V_{\text{IH}}$ | High-level input voltage (CLK_SEL) | | –55°C, 25°C, 125°C | -1.165 | | -0.88 | V | | V <sub>IL</sub> | Low-level input voltage (CLK_SEL) | | –55°C, 25°C, 125°C | -1.81 | | -1.475 | V | | V <sub>ID</sub> | Input amplitude<br>(CLKn, CLKn) | Difference of input, see $^{(1)}$ , $\left V_{IH}-V_{IL}\right $ | –55°C, 25°C, 125°C | 0.5 | | 1.3 | V | | V <sub>CM</sub> | Common-mode<br>voltage (CLKn, CLKn) | DC offset relative to V <sub>EE</sub> | –55°C, 25°C, 125°C | V <sub>EE</sub> + 1 | | -0.3 | V | | | | | –55°C | -1.26 | | -0.85 | | | $V_{OH}$ | High-level output voltage | $I_{OH} = -21 \text{ mA}$ | 25°C | -1.2 | | -0.85 | V | | vollago | | 125°C | -1.15 | | -0.8 | | | | \/ | Low-level output | I <sub>OI</sub> = -5 mA | 25°C | -1.85 | | -1.425 | V | | V <sub>OL</sub> | voltage | IOL = -0 IIIA | –55°C, 125°C | -1.85 | | -1.25 | V | | $V_{OD}$ | Differential output voltage swing | Terminated with 50 $\Omega$ to V <sub>CC</sub> – 2 V, see Figure 4 | –55°C, 25°C, 125°C | 350 | | | mV | <sup>(1)</sup> $V_{ID}$ minimum and maximum is required to maintain AC specifications, actual device function tolerates a minimum $V_{ID}$ of 100 mV. ### 6.6 LVPECL DC Electrical Characteristics Vsupply: $V_{CC} = 2.375 \text{ V}$ to 3.8 V, $V_{EF} = 0 \text{ V}$ over operating temperature range $T_{\perp} = -55^{\circ}\text{C}$ to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------|------------------------------------------------------------------------------------|--------------------|-------------------------|------------------------|-------------------------|------| | I <sub>EE</sub> | Supply internal current | Absolute value of current | –55°C, 25°C, 125°C | 30 | | 85 | mA | | | Output and internal | All outputs terminated 50 $\Omega$ to $V_{CC}$ – 2 $V$ | -55°C, 25°C | | | 385 | mA | | I <sub>CC</sub> | supply current | All outputs terminated 50 tz to V <sub>CC</sub> – 2 V | 125°C | | | 405 | IIIA | | I <sub>IN</sub> | Input current | Includes pullup and pulldown resistors $V_{IH} = V_{CC}$ , $V_{IL} = V_{CC} - 2 V$ | –55°C, 25°C, 125°C | -150 | | 150 | μА | | V | Internally generated | $V_{CC}$ = 3 V to 3.8 V, $I_{BB}$ = -0.2 mA | –55°C, 25°C, 125°C | V <sub>CC</sub> - 1.45 | V <sub>CC</sub> - 1.3 | V <sub>CC</sub> – 1.125 | V | | $V_{BB}$ | bias voltage | $V_{CC}$ = 2.375 V to 2.75 V, $I_{BB}$ = -0.2 mA | –55°C, 25°C, 125°C | V <sub>CC</sub> – 1.3 | V <sub>CC</sub> - 1.25 | V <sub>CC</sub> – 1.1 | v | | $V_{\text{IH}}$ | High-level input voltage (CLK_SEL) | | –55°C, 25°C, 125°C | V <sub>CC</sub> – 1.165 | | V <sub>CC</sub> - 0.88 | V | | $V_{IL}$ | Low-level input voltage (CLK_SEL) | | –55°C, 25°C, 125°C | V <sub>CC</sub> - 1.81 | | V <sub>CC</sub> – 1.475 | V | | V <sub>ID</sub> | Input amplitude<br>(CLKn, CLKn) | Difference of input, see $^{(1)}$ , $\left V_{IH}-V_{IL}\right $ | –55°C, 25°C, 125°C | 0.5 | | 1.3 | V | | $V_{CM}$ | Common-mode voltage (CLKn, CLKn) | DC offset relative to V <sub>EE</sub> | –55°C, 25°C, 125°C | 1 | | V <sub>CC</sub> - 0.3 | V | | | | | –55°C | V <sub>CC</sub> - 1.26 | | $V_{CC} - 0.85$ | | | $V_{OH}$ | High-level output voltage | $I_{OH} = -21 \text{ mA}$ | 25°C | V <sub>CC</sub> - 1.2 | | $V_{CC} - 0.85$ | V | | | | | 125°C | V <sub>CC</sub> - 1.15 | | $V_{\rm CC}-0.8$ | | | $V_{OL}$ | Low-level output | I <sub>OI</sub> = -5 mA | 25°C | V <sub>CC</sub> - 1.85 | | V <sub>CC</sub> - 1.425 | V | | VOL. | voltage | IOL = -5 IIIA | –55°C, 125°C | V <sub>CC</sub> – 1.85 | | V <sub>CC</sub> – 1.25 | v | | $V_{OD}$ | Differential output voltage swing | Terminated with 50 $\Omega$ to $V_{CC}$ – 2 $V$ , see Figure 4 | –55°C, 25°C, 125°C | 350 | | | mV | <sup>(1)</sup> $V_{ID}$ minimum and maximum is required to maintain ac specifications, actual device function tolerates a minimum $V_{ID}$ of 100 mV. ### 6.7 AC Electrical Characteristics Vsupply: $V_{CC}$ = 2.375 V to 3.8 V, $V_{EE}$ = 0 V or LVECL/LVPECL input $V_{CC}$ = 0 V, $V_{EE}$ = -2.375 V to -3.8 V over operating temperature range $T_J$ = -55°C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-------|------|------| | t <sub>pd</sub> | Differential propagation delay CLKn, CLKn to all Q0, Q0 Q9, Q9 | See note D in Figure 2 | 100 | | 355 | ps | | t <sub>sk(o)</sub> | Output-to-output skew | See notes A and D in Figure 2 | | 15 | 50 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew | See notes B and D in Figure 2 | | 70 | | ps | | t <sub>aj</sub> | Additive phase jitter <sup>(1)</sup> | Integration bandwidth of 20 kHz to 20 MHz, f <sub>out</sub> = 200 MHz at 25°C | | 0.125 | 0.8 | ps | | f <sub>(max)</sub> | Maximum frequency <sup>(1)</sup> | Functional up to 3.5 GHz, see Figure 4 | | | 3500 | MHz | | t <sub>r</sub> /t <sub>f</sub> | Output rise and fall time (20%, 80%) | See note D in Figure 2 | | | 240 | ps | (1) Specified by bench characterization and is not tested in production. Submit Documentation Feedback - (1) See data sheet for absolute maximum and minimum recommended operating conditions. - (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life). **CLKn CLKn** t<sub>PLH0</sub> t<sub>PLH0</sub> Q0 Q0 t<sub>PLH1</sub> t<sub>PLH1</sub> Q1 Q1 t<sub>PLH2</sub> t<sub>PLH2</sub> Q2 Q2 0 0 0 t<sub>PLH9</sub> t<sub>PLH9</sub> Q9 Q9 Figure 1. CDCLVP111-SP Operating Life Derating Chart - A. Output skew is calculated as the greater of: the difference between the fastest and the slowest $t_{PLHn}$ (n = 0, 1,...9) or the difference between the fastest and the slowest $t_{PHLn}$ (n = 0, 1,...9). - B. Part-to-part skew, is calculated as the greater of: The difference between the fastest and the slowest $t_{PLHn}$ (n = 0, 1,...9) across multiple devices or the difference between the fastest and the slowest $t_{PHLn}$ (n = 0, 1,...9) across multiple devices. - C. Typical value measured at ambient when clock input is 155.52 MHz for an integration bandwidth of 20 kHz to 5 MHz. - D. Input conditions: $V_{CM}$ = 1 V, $V_{ID}$ = 0.5 V and $F_{IN}$ = 1 GHz. Figure 2. Waveform for Calculating Both Output and Part-to-Part Skew Copyright © 2016, Texas Instruments Incorporated See Interfacing Between LVPECL, LVDS, and CML (SCAA056). Figure 3. Typical Termination for Output Driver # 6.8 Typical Characteristics Submit Documentation Feedback # 7 Detailed Description #### 7.1 Overview The CDCLVP111-SP is an open emitter for LVPECL outputs. Therefore, proper biasing and termination are required to ensure correct operation of the device and to minimize signal integrity. The proper termination for LVPECL outputs is 50 $\Omega$ to ( $V_{CC}-2$ ), but this DC voltage is not readily available on PCB. Therefore, a Thevenin equivalent circuit is worked out for the LVPECL termination in both direct-coupled (DC) and AC-coupled configurations. These configurations are shown in Figure 6 (a and b) for $V_{CC}=2.5$ V and Figure 7 (a and b) for $V_{CC}=3.3$ V, respectively. TI recommends to place all resistive components close to either the driver end or the receiver end. If the supply voltage for the driver and receiver is different, AC coupling is required. ### 7.2 Functional Block Diagram # 7.3 Feature Description The CDCLVP111-SP is a low-additive jitter universal to LVPECL fan out buffer with 2 selectable inputs. The small package, low-output skew, and low-additive jitter make for a flexible device in demanding applications. ## 7.4 Device Functional Modes Select input terminal by CLK\_SEL pin. **Table 1. Function Table** | CLK_SEL | ACTIVE CLOCK INPUT | |---------|--------------------| | 0 | CLK0, CLK0 | | 1 | CLK1, CLK1 | The two inputs of the CDCLVP111-SP are internally mixed together and can be selected through the control pin. Unused inputs and outputs can be left floating to reduce overall component cost. Both AC and DC coupling schemes can be used with the CDCLVP111-SP to provide greater system flexibility. # 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The CDCLVP111-SP is a low-additive jitter LVPECL fanout buffer that can generate 5 copies of 2 selectable LVDS, CML or SSTL inputs. The CDCLVP111-SP can accept reference clock frequencies up to 3.5 GHz while providing low-output skew. ## 8.2 Typical Application ### 8.2.1 Fanout Buffer for Line Card Application Figure 5. CDCLVP111-SP Block Diagram Copyright © 2016–2017, Texas Instruments Incorporated ### 8.2.1.1 Design Requirements The CDCLVP111-SP shown in Figure 5 is configured to be able to select 2 inputs, a 156.25-MHz LVPECL clock from the backplane, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator. Either signal can be then fanned out to desired devices, as shown. The configuration example is driving 4 LVPECL receivers in a line card application with the following properties: - The PHY device has internal AC coupling and appropriate termination and biasing. The CDCLVP111-SP will need to be provided with 86-Ω emitter resistors near the driver for proper operation. - The ASIC is capable of DC coupling with a 2.5-V LVPECL driver such as the CDCLVP111-SP. This ASIC features internal termination so no additional components are needed. - The FPGA requires external AC coupling but has internal termination. Again, 86-Ω emitter resistors are placed near the CDCLVP111-SP and a 0.1-uF are placed to provide AC coupling. Similarly, the CPU is internally terminated and requires external AC coupling capacitors. #### 8.2.1.2 Detailed Design Procedure Unused outputs can be left floating. In this example, the PHY, ASIC, and FPGA/CPU require different schemes. Power-supply filtering and bypassing is critical for low-noise applications. See Figure 16 for recommended filtering techniques. Submit Documentation Feedback ## 8.2.1.2.1 LVPECL Output Termination Refer to Figure 6 for output termination schemes depending on the receiver application. (b) Output AC Termination Copyright © 2016, Texas Instruments Incorporated Figure 6. LVPECL Output DC and AC Termination for $V_{CC} = 2.5 \text{ V}$ Copyright © 2016, Texas Instruments Incorporated Figure 7. LVPECL Output DC and AC Termination for $V_{\text{CC}}$ = 3.3 V ### 8.2.1.2.2 Input Termination The CDCLVP111-SP inputs can be interfaced with LVPECL, LVDS, or LVCMOS drivers. Figure 8 illustrates how to DC couple an LVCMOS input to the CDCLVP111-SP. The series resistance (R<sub>S</sub>) should be placed close to the LVCMOS driver; the value is calculated as the difference between the transmission line impedance and the driver output impedance. Refer to Figure 8 for proper input terminations, dependent on single ended or differential inputs. Copyright © 2016, Texas Instruments Incorporated Figure 8. DC-Coupled LVCMOS Input to CDCLVP111-SP Figure 9 shows how to DC couple LVDS inputs to the CDCLVP111-SP. Figure 10 and Figure 11 describe the method of DC coupling LVPECL inputs to the CDCLVP111-SP for $V_{CC} = 2.5 \text{ V}$ and $V_{CC} = 3.3 \text{ V}$ , respectively. Copyright © 2016, Texas Instruments Incorporated Figure 9. DC-Coupled LVDS Inputs to CDCLVP111-SP Copyright © 2016, Texas Instruments Incorporated Figure 10. DC-Coupled LVPECL Inputs to CDCLVP111-SP ( $V_{CC} = 2.5 \text{ V}$ ) Copyright © 2016, Texas Instruments Incorporated Figure 11. DC-Coupled LVPECL Inputs to CDCLVP111-SP ( $V_{CC} = 3.3 \text{ V}$ ) Copyright © 2016–2017, Texas Instruments Incorporated Figure 12 and Figure 13 show the technique of AC coupling differential inputs to the CDCLVP111-SP for $V_{CC}$ = 2.5 V and $V_{CC}$ = 3.3 V, respectively. TI recommends to place all resistive components close to either the driver end or the receiver end. If the supply voltages of the driver and receiver are different, AC coupling is required. Copyright © 2016, Texas Instruments Incorporated Figure 12. AC-Coupled Differential Inputs to CDCLVP111-SP ( $V_{CC} = 2.5 \text{ V}$ ) Copyright © 2016, Texas Instruments Incorporated Figure 13. AC-Coupled Differential Inputs to CDCLVP111-SP ( $V_{CC} = 3.3 \text{ V}$ ) ### 8.2.1.3 Application Curves The CDCLVP111-SP low-additive noise can be shown in this line card application. The low-noise, 110.22-MHz signal with 47-fs RMS jitter drives the CDCLVP111-SP, resulting in 192-fs RMS when integrated from 10 kHz to 20 MHz. The resultant-additive jitter is a low 186-fs RMS for this configuration. # 9 Power Supply Recommendations ### 9.1 Power-Supply Filtering High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter and phase noise are very critical to applications. Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low-impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and should have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed very close to the power-supply terminals and laid out with short loops to minimize inductance. TI recommends to add as many high-frequency (for example, 0.1- $\mu$ F) bypass capacitors as there are supply terminals in the package. TI recommends, but does not require, to insert a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. It is imperative to choose an appropriate ferrite bead with very low DC resistance to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply terminals that is greater than the minimum voltage required for proper operation. Figure 16 illustrates this recommended power-supply decoupling method. Figure 16. Power-Supply Decoupling Submit Documentation Feedback # 10 Layout # 10.1 Layout Guidelines Differential outputs should be length matched and impedance controlled with 50 $\Omega$ to (V<sub>CC</sub> - 2) or 100- $\Omega$ differential with proper endpoint LVPECL termination. Clock inputs should be biased near device pins. ## 10.2 Layout Example Figure 17. CDCLVP111-SP Layout Example # 11 Device and Documentation Support ### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 11.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 18-Jul-2023 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-----------------------------------|---------| | 5962-1620701VXC | ACTIVE | CFP | HFG | 36 | 1 | RoHS & Green | Call TI | N / A for Pkg Type | -55 to 125 | 5962-1620701VXC<br>CDCLVP111HFG-V | Samples | | CDCLVP111HFG/EM | ACTIVE | CFP | HFG | 36 | 1 | RoHS & Green | Call TI | N / A for Pkg Type | 25 to 25 | CDCLVP111HFG/EM<br>EVAL ONLY | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2023 #### OTHER QUALIFIED VERSIONS OF CDCLVP111-SP: ◆ Catalog : CDCLVP111 ● Enhanced Product : CDCLVP111-EP NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Enhanced Product - Supports Defense, Aerospace and Medical Applications www.ti.com 23-Jun-2023 ### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |-----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | 5962-1620701VXC | HFG | CFP | 36 | 1 | 2 x 5 | 75 | 315 | 135.9 | 13000 | 60.96 | 35.58 | 37.47 | | CDCLVP111HFG/EM | HFG | CFP | 36 | 1 | 2 x 5 | 75 | 315 | 135.9 | 13000 | 60.96 | 35.58 | 37.47 | CERAMIC FLATPACK ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. 3. This package is hermetically sealed with a metal lid. 4. The lid is connected to Pin 8. - 5. The leads are gold plated and can be solder dipped. - 6. The leads on the top of the package near the lid are showing. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated