SCBS235B - JUNE 1992 - REVISED JANUARY 1997 - Output Ports Have Equivalent 25-Ω Series Resistors, So No External Resistors Are Required - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - Typical V<sub>OLV</sub> (Output Undershoot) < 0.5 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - Package Options Include Plastic Small-Outline (DW) Package, Ceramic Chip Carriers (FK), and DIPs (JT) #### description These 11-bit buffers and line drivers are designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. The 3-state control gate is a 2-input AND gate with active-low inputs so that if either output-enable $(\overline{OE1} \text{ or } \overline{OE2})$ input is high, all 11 outputs are in the high-impedance state. These devices provide inverted data. The outputs, which are designed to source or sink up to 12 mA, include equivalent 25- $\Omega$ series resistors to reduce overshoot and undershoot. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. SN54ABT5401 ... JT PACKAGE SN74ABT5401 ... DW PACKAGE (TOP VIEW) # SN54ABT5401 . . . FK PACKAGE (TOP VIEW) The SN54ABT5401 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT5401 is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLE** | | INPUTS | OUTPUT | | | | | |-----|--------|--------|---|--|--|--| | OE1 | OE2 | D | Y | | | | | L | L | L | Н | | | | | L | L | Н | L | | | | | Н | X | Χ | Z | | | | | Х | Н | Χ | Z | | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC-IIB is a trademark of Texas Instruments Incorporated. ## SN54ABT5401, SN74ABT5401 11-BIT LINE/MEMORY DRIVERS WITH 3-STATE OUTPUTS SCBS235B - JUNE 1992 - REVISED JANUARY 1997 #### logic symbol† #### OE1 ΕN 15 OE2 28 **Y1** D1 $\nabla$ 2 27 D2 **Y2** 26 3 D3 **Y3** 25 4 D4 **Y4** 5 24 Y5 D5 23 6 D6 **Y6** 20 9 **D7 Y7** 19 10 D8 **Y8** 18 11 D9 Y9 17 12 Y10 D10 16 13 D11 Y11 ### logic diagram (positive logic) Pin numbers shown are for the DW and JT packages. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | |------------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Voltage range applied to any output in the high or power-off state, VO | | | Current into any output in the low state, I <sub>O</sub> | 30 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Package thermal impedance, $\theta_{JA}$ (see Note 2): DW package | 78°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51. <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### recommended operating conditions (see Note 3) | | | | | SN54ABT5401 | | SN74ABT5401 | | |------------------------------------------|------------------------------------------|-----------------|-------------|-------------|-----|-------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | V <sub>CC</sub> Supply voltage | | | | | 4.5 | 5.5 | V | | V <sub>IH</sub> High-level input voltage | | | | 14 | 2 | | V | | V <sub>IL</sub> Low-level input voltage | | | | 0.8 | | 0.8 | V | | V <sub>I</sub> Input voltage | | | | Vcc | 0 | VCC | V | | IOH High-level output current | | | | -12 | | -12 | mA | | loL | I <sub>OL</sub> Low-level output current | | | | | 12 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | 24 | 10 | | 10 | ns/V | | TA | Operating free-air temperature | | <b>–</b> 55 | 125 | -40 | 85 | °C | NOTE 3: Unused inputs must be held high or low to prevent them from floating. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | T <sub>A</sub> = 25°C | | | SN54ABT5401 | | SN74ABT5401 | | | |--------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|-----|---------|-------------|-----------------|-------------|------|----| | | | | | MIN TYPT MAX | | MIN MAX | | MIN | MAX | UNIT | | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = -1 mA | 3.35 | 3.7 | | 3.3 | | 3.35 | | | | | \/a | | V <sub>CC</sub> = 5 V, | $I_{OH} = -1 \text{ mA}$ | 3.85 | 4.2 | | 3.8 | | 3.85 | | V | | ۷ОН | VOH | VCC = 4.5 V | $I_{OH} = -3 \text{ mA}$ | | | | 3 | | 3.1 | | | | | | VCC = 4.5 V | I <sub>OH</sub> = -12 mA | 2.6 | | | | | 2.6 | | | | VOL | | V <sub>CC</sub> = 4.5 V | $I_{OL} = 8 \text{ mA}$ | | | | | 0.8 | | 0.65 | V | | VOL | | VCC = 4.5 V | I <sub>OL</sub> = 12 mA | | | | | | | 8.0 | | | $V_{hys}$ | | | | | 100 | | | | | | mV | | lį | | $V_{CC} = 5.5 \text{ V},$ | $V_I = V_{CC}$ or GND | | | ±1 | | ±1 | | ±1 | μΑ | | lozh | | $V_{CC} = 5.5 \text{ V},$ | $V_0 = 2.7 \text{ V}$ | | | 50 | | 50 | | 50 | μΑ | | lozL | | $V_{CC} = 5.5 \text{ V},$ | $V_0 = 0.5 V$ | | | -50 | | <del>-</del> 50 | | -50 | μΑ | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5 \text{ V}$ | | | ±100 | | 24 | | ±100 | μΑ | | I <sub>CEX</sub> | | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | , C), | 50 | | 50 | μΑ | | IO | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | -25 | -45 | -100 | -25 | -100 | -25 | -100 | mA | | los‡ | | V <sub>CC</sub> = 5.5 V, | VO = 0 | -50 | | -200 | 50 | -200 | -50 | -200 | mA | | | V <sub>CC</sub> = 5.5 V, | Outputs high | | 5 | 50 | | 50 | | 50 | μΑ | | | Icc | | $I_{O}=0$ , | Outputs low | | 36 | 45 | | 45 | | 45 | mA | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | 1 | 50 | | 50 | | 50 | μΑ | | Δl <sub>CC</sub> § | Data inputs | Data inputs $ \begin{array}{c} V_{CC} = 5.5 \text{ V}, \\ \text{One input at } 3.4 \text{ V}, \\ \text{Other inputs at} \\ V_{CC} \text{ or GND} \\ \end{array} $ | Outputs enabled | | | 1.5 | | 1.5 | | 1.5 | | | | | | Outputs disabled | | | 0.05 | | 0.05 | | 0.05 | mA | | | Control inputs | V <sub>CC</sub> = 5.5 V, One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | | | | 1.5 | | 1.5 | | 1.5 | | | Ci | $V_{l} = 2.5 \text{ V}$ | | | | 3 | | | | | | рF | | Co | | V <sub>O</sub> = 2.5 V or 0.5 V | | | 8 | | | | | | рF | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. # SN54ABT5401, SN74ABT5401 11-BIT LINE/MEMORY DRIVERS WITH 3-STATE OUTPUTS SCBS235B - JUNE 1992 - REVISED JANUARY 1997 switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT5401 | | SN74ABT5401 | | UNIT | |------------------|-----------------|----------------|-------------------------------------------------|-----|-----|-------------|-----|-------------|-----|------| | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | D | Y | 2 | 4.5 | 6.1 | 2 | 47 | 2 | 6.9 | ns | | <sup>t</sup> PHL | | | 1.5 | 4.4 | 5.2 | 1.5 | 5.9 | 1.5 | 5.7 | | | <sup>t</sup> PZH | ŌĒ | Y | 2.5 | 5.7 | 6.6 | 2.5 | 8.6 | 2.5 | 8.5 | | | t <sub>PZL</sub> | | | 2 | 4.4 | 5.5 | 2 | 6.9 | 2 | 6.8 | ns | | t <sub>PHZ</sub> | ŌĒ | V | 1.5 | 3.6 | 4.4 | 7.5 | 5.5 | 1.5 | 5.2 | | | <sup>t</sup> PLZ | | ſ | 1.5 | 4.2 | 5.4 | 1.5 | 7.4 | 1.5 | 6.9 | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 n - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated