#### SN54ALS564B, SN74ALS564B OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS SDAS164B - APRIL 1982 - REVISED JANUARY 1995 - 3-State Buffer-Type Inverting Outputs Drive Bus Lines Directly - Bus-Structured Pinout - Buffered Control Inputs - Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), Standard Plastic (N) and Ceramic (J) 300-mil DIPs, and Ceramic Flat (W) Packages #### description These octal D-type edge-triggered flip-flops feature inverting 3-state outputs designed specifically for bus driving. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops enter data on the low-to-high transition of the clock (CLK) input. The output-enable ( $\overline{OE}$ ) input does not affect internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN54ALS564B is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS564B is characterized for operation from 0°C to 70°C. SN54ALS564B...J OR W PACKAGE SN74ALS564B...DW OR N PACKAGE (TOP VIEW) SN54ALS564B . . . FK PACKAGE (TOP VIEW) ## FUNCTION TABLE (each filp-flop) | | | INPUTS | OUTPUT | | | | | |---|----|----------|--------|------------------|--|--|--| | | 0E | CLK | D | ā | | | | | I | L | 1 | Н | L | | | | | ı | L | <b>↑</b> | L | Н | | | | | ı | L | L | Χ | $\overline{Q}_0$ | | | | | L | Н | X | Χ | Z | | | | SDAS164B - APRIL 1982 - REVISED JANUARY 1995 #### logic symbol† #### ŌĒ CLK > C1 2 19 1D 1D $\nabla$ 1<u>Q</u> 18 3 2Q 2D 4 17 зQ 3D 16 5 4Q 4D 6 15 5Q 5D 7 14 6D 6Q 8 13 7Q 7D 12 8D 8<u>Q</u> ### logic diagram (positive logic) <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | 7 V | |-------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> | 7 V | | Voltage applied to a disabled 3-state output | 5.5 V | | Operating free-air temperature range, TA: SN54ALS564B | -55°C to 125°C | | SN74ALS564B | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | SNS | SN54ALS564B | | SN74ALS564B | | | | |-----------------|---------------------------------|-----|-------------|-----|-------------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | ٧ıH | High-level input voltage | 2 | | | 2 | | | V | | ۷ <sub>IL</sub> | Low-level input voltage | | | 0.7 | | | 0.8 | V | | ЮН | High-level output current | | | -1 | | | -2.6 | mA | | lOL | Low-level output current | | | 12 | • | | 24 | mA | | fclock | Clock frequency | 0 | | 22 | 0 | | 30 | MHz | | t <sub>w</sub> | Pulse duration, CLK high or low | 25 | | | 14 | | | ns | | tsu | Setup time, data before CLK↑ | 15 | | | 15 | | | ns | | th | Hold time, data after CLK↑ | 4 | | | 0 | | | ns | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | ### SN54ALS564B, SN74ALS564B OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS SDAS164B - APRIL 1982 - REVISED JANUARY 1995 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SN54ALS564B | | | SN74ALS564B | | | | |------------------|---------------------------------------------|-------------------------|--------------------|------|------|-------------|------|------|------| | PARAMETER | | | MIN TYP | | MAX | MIN | TYP | MAX | UNIT | | VIK | V <sub>CC</sub> = 4.5 V, | lj = - 18 mA | | | -1.2 | | | -1.2 | ٧ | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | IOH = -0.4 mA | V <sub>CC</sub> -2 | | | VCC -2 | 2 | | ٧ | | VOH | V <sub>CC</sub> = 4.5 V | IOH = -1 mA | 2.4 | 3.3 | | | | | | | | VCC = 4.5 V | IOH = -2.6 mA | | | | 2.4 | 3.2 | | | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | ٧ | | *OL | | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 20 | | | 20 | μА | | <sup>I</sup> OZL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | -20 | | | -20 | μА | | Ц | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mΑ | | lін | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | 1111 | 20 | | | 20 | μА | | Iμ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.2 | | | -0.2 | mΑ | | 10 <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mΑ | | | V <sub>CC</sub> = 5.5 V | Outputs high | | 10 | 18 | | 10 | 18 | | | lcc | | Outputs low | | 15 | 24 | | 15 | 24 | mΑ | | | | Outputs disabled | | 16 | 30 | | 16 | 30 | 1 | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | то<br>(ОИТРИТ) | V <sub>C</sub><br>C <sub>L</sub><br>R1<br>R2<br>T <sub>A</sub> | UNIT | | | | |------------------|-----------------|----------------|----------------------------------------------------------------|--------|-----|-----|-----| | | | | SN54AL | SN74AL | | | | | | | | MIN | MAX | MIN | MAX | | | fmax | | • | 22 | | 30 | | MHz | | t <b>P</b> LH | CLK | . = | 4 | 24 | 3 | 14 | | | t <sub>PHL</sub> | CLN | Any Q | 4 | 20 | 4 | 14 | ns | | tPZH | ŌĒ | . = | 4 | 24 | 3 | 18 | ns | | <sup>†</sup> PZL | OE | Any Q | 3 | 23 | 4 | 18 | | | <sup>t</sup> PHZ | ŌĒ | Any Q | 2 | 14 | 1 | 10 | | | t <sub>PLZ</sub> | ] | Any Q | 3 | 29 | 2 | 15 | ns | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. # PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms