



bq29400, bq29400A bq29401, bq29405

SLUS568C-JULY 2003-REVISED SEPTEMBER 2005

# VOLTAGE PROTECTION FOR 2-, 3-, OR 4-CELL Lion BATTERIES (2<sup>nd</sup> PROTECTION)

#### **FEATURES**

- 2-, 3-, or 4-Cell Secondary Protection
- Low Power Consumption  $I_{CC} < 2 \mu A$  [VCELL<sub>(ALL)</sub>  $< V_{(PROTECT)}$ ]
- High Accuracy Over Sense Voltage:
  - bq29400: 4.35 V ±25 mV
  - bg29400A: 4.40 V ±25 mV
  - bq29401: 4.45 V ±25 mV
  - bq29405: 4.65 V ±25 mV
- Prefixed Protection Threshold Voltage
- Programmable Delay Time
- High Power Supply Ripple Rejection
- Stable During Pulse Charge Operation

#### **APPLICATIONS**

- 2<sup>nd</sup> Level Protection in Lion Battery Packs in
  - Notebook PCs
  - Portable Instrumentation
  - Medical and Test Equipment

#### DESCRIPTION

The bq29400, bq29400A, bq29401, and bq29405 are BiCMOS secondary protection ICs for 2-, 3-, or 4-cell Lithium-lon battery packs that incorporate a high-accuracy precision over voltage detection circuit. They include a programmable delay circuit for over voltage detection time.

#### **FUNCTION**

Each cell in a multiple cell pack is compared to an internal reference voltage. If one cell reaches an overvoltage condition, the protection sequence begins. The bq2940x device starts charging an external capacitor through the CD pin. When the CD pin voltage reaches 1.2 V, the OUT pin changes from a low level to a high level.



#### ORDERING INFORMATION

| T <sub>A</sub> | V          | PACKAGE      |        |               |        |  |  |  |
|----------------|------------|--------------|--------|---------------|--------|--|--|--|
|                | V(PROTECT) | MSSOP (DCT3) | SYMBOL | TSSOP (PW)(1) | SYMBOL |  |  |  |
|                | 4.35 V     | bq29400DCT3  | CIQ    | bq29400PW     | 2400   |  |  |  |
| −25°C to 85°C  | 4.40 V     | bq29400ADCT3 | CIT    | Not Available | -      |  |  |  |
| -25°C 10 65°C  | 4.45 V     | bq29401DCT3  | CIR    | bq29401PW     | 2401   |  |  |  |
|                | 4.65 V     | bq29405DCT3  | CIS    | Not Available | -      |  |  |  |

(1) The bq29400, bq29400A, bq29401, and bq29405 are available taped and reeled. Add an R suffix to the device type (e.g., bq29400PWR) to order tape and reel version.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# Not Recommended for New Designs: bq29400, bq29400A, bq29405

# bq29400, bq29400A bq29401, bq29405

SLUS568C-JULY 2003-REVISED SEPTEMBER 2005





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1)(2)

|                             |                      | UNIT                         |
|-----------------------------|----------------------|------------------------------|
| Supply voltage range        | (VDD)                | –0.3 V to 28 V               |
| Input voltage range         | (VC1, VC2, VC3, VC4) | –0.3 V to 28 V               |
| Output valtage range        | (OUT)                | –0.3 V to 28 V               |
| Output voltage range        | (CD)                 | –0.3 V to 28 V               |
| Continuous total power dis  | sipation             | See Dissipation Rating Table |
| Storage temperature range   | e, T <sub>stg</sub>  | –65°C to 150°C               |
| Lead temperature (soldering | ng, 10 sec)          | 300°C                        |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **PACKAGE DISSIPATION RATINGS**

| PACKAGE | T <sub>A</sub> = 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| DCT     | 412 mW                                | 3.3 mW/°C                                      | 264 mW                                | 214 mW                                |
| PW      | 525 mW                                | 4.2 mW/°C                                      | 336 mW                                | 273 mW                                |

#### RECOMMENDED OPERATING CONDITIONS

|                    |                            |                    |      | MIN | NOM | MAX                 | UNIT |
|--------------------|----------------------------|--------------------|------|-----|-----|---------------------|------|
| $V_{DD}$           | Supply Voltage             |                    |      | 4.0 |     | 25                  | V    |
| VI                 | Input voltage range        | VC1, VC2, VC3, VC4 |      | 0   |     | V <sub>DD</sub> +0. | V    |
| t <sub>d(CD)</sub> | Delay time capacitance     |                    | 0.22 |     | μF  |                     |      |
| $R_{\text{IN}}$    | Voltage-monitor filter re- | 100                | 1k   |     | Ω   |                     |      |
| $C_{IN}$           | Voltage-monitor filter ca  | 0.01               | 0.1  |     | μF  |                     |      |
| $R_{VD}$           | Supply-voltage filter res  | 0                  |      | 1   | kΩ  |                     |      |
| $C_{VD}$           | Supply-voltage filter cap  |                    | 0.1  |     | μF  |                     |      |
| T <sub>A</sub>     | Operating ambient temp     | erature range      |      | -25 |     | 85                  | °C   |

<sup>(2)</sup> All voltages are with respect to ground of this device except the differential voltage of VC1-VC2, VC2-VC3, VC3-VC4 and VC4-GND.



# **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range,  $T_A = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

|                        | PARAMETER                                        |            | TEST CONDITION                                                                              | MIN   | NOM  | MAX  | UNIT |
|------------------------|--------------------------------------------------|------------|---------------------------------------------------------------------------------------------|-------|------|------|------|
| \/                     | Over veltage detection of                        |            |                                                                                             |       | 25   | 35   | mV   |
| $V_{(OA)}$             | Over voltage detection a                         | accuracy   | $T_A = -20^{\circ}\text{C to } 85^{\circ}\text{C}$                                          |       | 25   | 5 50 | mv   |
|                        |                                                  | bq29400    |                                                                                             |       | 4.35 |      |      |
| \/                     | Over voltage detection                           | bq2940A    |                                                                                             |       | 4.40 |      | V    |
| V <sub>(PROTECT)</sub> | voltage <sup>(1)</sup>                           | bq29401    |                                                                                             |       | 4.45 |      | V    |
|                        |                                                  | bq29405    |                                                                                             |       | 4.65 |      |      |
| V <sub>hys</sub>       | Over voltage detection hysteresis <sup>(1)</sup> |            |                                                                                             |       | 300  |      | mV   |
| I <sub>I</sub>         | Input current                                    |            | V2, V3 , VC4 input = VC1-VC2 = VC2-VC3 = VC3-VC4 = VC4-GND = 3.5 V                          |       |      | 0.3  | μΑ   |
| t <sub>D1</sub>        | Over voltage detection of                        | delay time | CD = 0.22 µF                                                                                | 1.0   | 1.5  | 2.0  | S    |
| I <sub>(CD_dis)</sub>  | CD GND clamp current                             |            | CD = 1 V                                                                                    | 5     | 12   |      | μΑ   |
|                        | Complex company                                  |            | VC1-VC2 = VC2-VC3 = VC3-VC4 = VC4-GND = 3.5 V (see Figure 1)                                |       | 2.0  | 3.0  |      |
| Icc                    | Supply current                                   |            | VC1 = VC2 = VC3 = VC4 = VC3-VC4 = VC4-GND = 2.3<br>V (see Figure 1)                         | 1.5 2 |      |      | μA   |
| V                      | OLIT pip drive veltage                           |            | $VC1-VC2 = VC2-VC3 = VC3-VC4 = VC4-GND = V_{(PROTECT)}MAX, VDD = VC1, IOH = 0 mA$           |       | 7    |      | V    |
| V <sub>(OUT)</sub>     | OUT pin drive voltage                            |            | VC1=VC2=VC3=VC4=V <sub>(PROTECT)</sub> MAX, VDD=4.3V, $T_A$ = 0°C to 70°C, IOH = $-40\mu$ A | 1.5   | 2.0  | 2.5  | V    |
| I <sub>OH</sub>        | High-level output curren                         | t          | OUT = 3V, VC1-VC2 = VC2-VC3 = VC3-VC4 = VC4-GND = 4.7 V                                     | -1    |      |      | mA   |
| I <sub>OL</sub>        | Low-level output current                         | :          | OUT = 0.1 V VC1-VC2 = VC2-VC3 = VC3-VC4 = VC4-GND = 3.5 V                                   | 5     |      |      | μΑ   |

<sup>(1)</sup> Levels of the over-voltage detection and the hysteresis can be adjusted. For assistance contact Texas Instruments sales representative.



Figure 1. I<sub>CC</sub>, I<sub>IN</sub> Measurement (TSSOP Package)

#### **Terminal Functions**

| TERMINAL      |               |      |                                                   |  |  |  |  |
|---------------|---------------|------|---------------------------------------------------|--|--|--|--|
| MSOP<br>(DTC) | TSSOP<br>(PW) | NAME | DESCRIPTION                                       |  |  |  |  |
| 8             | 1             | VC1  | Sense voltage input for most positive cell        |  |  |  |  |
| 7             | 2             | VC2  | Sense voltage input for second most positive cell |  |  |  |  |
| 6             | 3             | VC3  | Sense voltage input for third most positive cell  |  |  |  |  |
| 5             | 4             | GND  | Ground pin                                        |  |  |  |  |
| 4             | 5             | VC4  | Sense voltage input for least positive cell       |  |  |  |  |

SLUS568C-JULY 2003-REVISED SEPTEMBER 2005



#### **Terminal Functions (continued)**

|               | TERMINAL      | i    |                                                                             |
|---------------|---------------|------|-----------------------------------------------------------------------------|
| MSOP<br>(DTC) | TSSOP<br>(PW) | NAME | DESCRIPTION                                                                 |
| 3             | 6             | CD   | An external capacitor is connected to determine the programmable delay time |
| 2             | 7             | VDD  | Power supply                                                                |
| 1             | 8             | OUT  | Output                                                                      |

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **OVERVOLTAGE PROTECTION**

When one of the cell voltages exceeds  $V_{(PROTECT)}$ , an internal current source begins to charge the capacitor,  $C_{(DELAY)}$ , connected to the CD pin. If the voltage at the CD pin,  $V_{CD}$ , reaches 1.2 V, the OUT pin is activated and transitions high. An externally connected NCH FET is activated and blows the external fuse in the positive battery rail, see Figure 1.

If all cell voltages fall below  $V_{(PROTECT)}$  before the voltage at pin CD reaches 1.2 V, the delay time does not run out. An internal switch clamps the CD pin to GND and discharges the capacitor,  $C_{(DELAY)}$ , and secures the full delay time for the next occurring overvoltage event.

Once the pin OUT is activated, it transitions back from high to low after all battery cells reach V<sub>(PROTECT)</sub> - V<sub>hys.</sub>

#### **DELAY TIME CALCULATION**

The delay time is calculated as follows:



$$t_{d} = \frac{\left[1.2 \text{ V} \times C_{(DELAY)}\right]}{I_{CD}}$$
$$C_{(DELAY)} = \frac{\left[t_{d} \times I_{CD}\right]}{1.2 \text{ V}}$$

Where  $I_{(CD)}$  = CD current source = 0.2  $\mu A$ 



Figure 2. Timing for Overvoltage Sensing





#### **APPLICATION INFORMATION**

#### **BATTERY CONNECTIONS**

The following diagrams show the TSSOP package device in different cell configurations.



Figure 5. 4-Series Cell Configuration

Figure 6. 3-Series Cell Configuration (Connect together VC1 and VC2)



Figure 7. 2-Series Cell Configuration

#### **CELL CONNECTIONS**

To prevent incorrect output activation the following connection sequences must be used.

#### 4-Series Cell Configuration

- $VC1(=VDD) \rightarrow VC2 \rightarrow VC3 \rightarrow VC4 \rightarrow GND$  or
- GND  $\rightarrow$  VC4  $\rightarrow$  VC3  $\rightarrow$  VC2  $\rightarrow$  VC1(=VDD)

#### 3-Series Cell Configuration

- $VC1(=VC2=VDD) \rightarrow VC3 \rightarrow VC4 \rightarrow GND$  or
- GND  $\rightarrow$  VC4  $\rightarrow$  VC3  $\rightarrow$  VC1(=VC2=VDD)

#### 2-Series Cell Configuration

- $VC1(=VC2=VC3=VDD) \rightarrow VC4 \rightarrow GND$  or
- GND  $\rightarrow$  VC4  $\rightarrow$  VC1(=VC2=VC3=VDD)





23-Aug-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| BQ29400DCT3      | NRND   | SM8          | DCT                | 8    | 3000           | Pb-Free<br>(RoHS)          | CU SNBI          | Level-1-260C-UNLIM |              | CIQ                  |         |
| BQ29400DCT3E6    | NRND   | SM8          | DCT                | 8    | 3000           | Pb-Free<br>(RoHS)          | CU SNBI          | Level-1-260C-UNLIM |              | CIQ                  |         |
| BQ29400PW        | NRND   | TSSOP        | PW                 | 8    | 150            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | 29400                |         |
| BQ29401PW        | NRND   | TSSOP        | PW                 | 8    | 150            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -20 to 85    | 29401                |         |
| BQ29405DCT3      | NRND   | SM8          | DCT                | 8    | 3000           | Pb-Free<br>(RoHS)          | CU SNBI          | Level-1-260C-UNLIM | -25 to 85    | CIS<br>W             |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width



# **PACKAGE OPTION ADDENDUM**

23-Aug-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DCT (R-PDSO-G8)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. Falls within JEDEC MO-187 variation DA.

# DCT (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.