

## MOST® CLOCK INTERFACE

### IDT5V80001

## **Description**

The IDT5V80001 is a high performance clock interface for use in MOST® (Media Oriented Systems Transport) enabled systems. It can be used in two modes: generating a master clock for the ring, or performing clock/data recovery in a slave node.

### **Features**

- Packaged in 20-pin TSSOP
- -40 to +85°C temperature range (industrial)
- Compliant to AEC Q100
- · Operating voltage of 3.3 V
- 5 volt tolerant input for FOT
- · Low jitter generation
- · Power-down tri-state mode
- Advanced, low-power CMOS process

## **Block Diagram**



# **Pin Assignment**



# **Frequency Selection Tables**

| S1 | S0 | Operating Frequency (RCLK) | Mode    | Sampling Frequency |  |  |
|----|----|----------------------------|---------|--------------------|--|--|
| 0  | 0  | 45.1584 MHz                | MOST 25 | 44.1 kHz           |  |  |
| 0  | 1  | 49.152 MHz                 | MOST 25 | 48 kHz             |  |  |
| 1  | 0  | 90.3168 MHz                | MOST 50 | 44.1 kHz           |  |  |
| 1  | 1  | 98.304 MHz                 | MOST 50 | 48 kHz             |  |  |

| OEM | MCLK Output | Source for Retiming Block |
|-----|-------------|---------------------------|
| 0   | LOW         | RCLK (slave node)         |
| 1   | Running     | MCLK (master node)        |

| OEM | Node   | Bypass | FOT_OUT                  |
|-----|--------|--------|--------------------------|
| 0   | Slave  | 0      | Retimed (RCLK) MOST_Din* |
|     |        | 1      | FOT_IN                   |
| 1   | Master | 0      | Retimed (MCLK) MOST_Din  |
|     |        | 1      | FOT_IN                   |

<sup>\*</sup> FOT\_IN must be present in order to generate RCLK and Retimed (RCLK) MOST\_Din.

# **Pin Descriptions**

| Pin | Name    | Туре   | Pin Description                                                                         |
|-----|---------|--------|-----------------------------------------------------------------------------------------|
| 1   | X2      | Input  | Connect to 21.504 MHz crystal.                                                          |
| 2   | X1      | Input  | Connect to 21.504 MHz crystal.                                                          |
| 3   | RESET   | Input  | Low to reset CDR PLL. Internal pull-up resistor.                                        |
| 4   | VDD     | Power  | Connect to 3.3 V supply.                                                                |
| 5   | FOT_OUT | Output | Output for fiber optic MOST transceiver. 3.3 V LVTTL levels.                            |
| 6   | GND     | Power  | Connect to ground.                                                                      |
| 7   | S1      | Input  | Frequency select input pin. See table above. No internal pull-up or pull-down resistor. |
| 8   | FOT_IN  | Input  | Input to device from fiber optic MOST transceiver. 3.3 V LVTTL levels, 5 V tolerant.    |
| 9   | S0      | Input  | Frequency select input pin. See table above. No internal pull-up or pull-down resistor. |

| Pin | Name       | Туре   | Pin Description                                                                                      |
|-----|------------|--------|------------------------------------------------------------------------------------------------------|
| 10  | LF         | Input  | Loop filter connection for CDR PLL.                                                                  |
| 11  | LFR        | Input  | Loop filter return. Connected to ground internally.                                                  |
| 12  | BYPASS     | Input  | MUX control to bypass CDR PLL. Active high. No internal pull-up or pull-down resistor.               |
| 13  | OEM        | Input  | High to enable MCLK. See table above. No internal pull-up or pull-down resistor.                     |
| 14  | MCLK       | Output | Master clock output. Clean clock derived from crystal. See table above. Weak pull-down when OEM = 0. |
| 15  | GND        | Power  | Connect to ground.                                                                                   |
| 16  | RCLK       | Output | Recovered clock out. See table above.                                                                |
| 17  | VDD        | Power  | Connect to 3.3 V supply.                                                                             |
| 18  | INPUT_COPY | Output | Retimed copy of FOT_IN input.                                                                        |
| 19  | MOST_Din   | Input  | MOST data input.                                                                                     |
| 20  | NC         | _      | No Connect. Do not connect this pin to anything.                                                     |

### Operation

The IDT5V80001 performs clock generation and recovery for either a master or slave node in a MOST ring. It provides a interface between a controller (typically implemented in an ASIC or FPGA) and the fiber optic transceiver (FOT).

When used in a Master node (OEM = High), the Master PLL synthesizes a frequency of twice the MOST data rate as the MCLK output, and also reclocks the data from the controller that is input on the FOT\_IN pin to the INPUT\_COPY output. The output data on FOT\_OUT is the MOST\_Din data retimed to MCLK if BYPASS is driven low, or the FOT\_IN data if BYPASS is driven high. Simultaneously, the device recovers the clock from data on the FOT\_IN pin and outputs a 2x clock on RCLK.

In a slave node, OEM is set low and the MCLK output is disabled. Data from the controller (FOT\_IN) is retimed using the recovered clock and output on the INPUT\_COPY. If BYPASS is driven high, the controller data (FOT\_IN) is also transmitted on the FOT\_OUT output but is not retimed to RCLK. If BYPASS is driven low, the MOST\_Din data is retimed and transmitted on the FOT\_OUT output.

To recover the clock from the data stream, the two PLLs work together. The lock sequence from power on is:

- 1. Crystal oscillator starts and stabilizes.
- **2**. Master (frequency synthesis) PLL starts and locks to the crystal.
- **3**. CDR PLL starts and locks to the master PLL to obtain a frequency operation point.
- 4. Activity is detected on FOT IN.
- 5. CDR PLL phase-locks to incoming data.

Extreme conditions, such as electrical transients, phase steps or brief dropouts on the FOT\_IN pin may cause the CDR PLL to unlock. If this occurs and the controller begins to experience data errors, it should set RESET low for at least 50 ns to restart the data lock sequence from step 3.

## **External Components**

The IDT5V80001 requires a minimum number of external components for proper operation.

### **Decoupling Capacitor**

A decoupling capacitor of  $0.01\mu F$  must be connected between each VDD pins and the ground plane, as close to these pins as possible. For optimum device performance, the decoupling capacitor should be mounted on the component side of the PCB.

### Crystal

The IDT5V80001 requires a 21.504 MHz parallel resonant crystal. Recommended devices are:

| Manufacturer | Package          | Part #            |  |  |
|--------------|------------------|-------------------|--|--|
| Abracon      | 5x7 mm ceramic   | AAH-363-21.504MHz |  |  |
| NDK          | 3.2x5 mm ceramic | EXS00A-CG00294    |  |  |

### **Crystal Load Capacitors**

The device crystal connections should include pads for capacitors from X1 to ground and from X2 to ground. These capacitors are used to adjust the stray capacitance of the board to match the nominally required crystal load capacitance.

The value (in pF) of these crystal caps should equal ( $C_L$  -12 pF)\*2. In this equation,  $C_L$ = crystal load capacitance in pF. For the specified 16 pF load capacitance, each crystal capacitor would be 8 pF [(16-12) x 2 = 8].

#### **External Loop Filter**

An external loop filter is required for operation of the CDR PLL. Recommended components are:

 $\mathbf{R_S} = 1210 \ \Omega$ , 1% tolerance

 $\mathbf{C_S}$  = 10 nF, use capacitor with a non-piezoelectric dielectric. Recommended type is Panasonic ECH-U01103GX5 or equivalent.

#### **Series Termination Resistor**

Termination should be used on the FOT\_OUT, MCLK, RCLK, and INPUT\_COPY output (pins 5, 14, 16, and 18 respectively). To series terminate a 50  $\Omega$  trace (a commonly used trace impedance) place a 33  $\Omega$  resistor in series with the clock line, as close to the clock output pin as possible.

The nominal impedance of the clock output is 20  $\Omega$ 

### **PCB Layout Recommendations**

For optimum device performance and lowest output phase noise, the following guidelines should be observed.

- 1) The  $0.01\mu F$  decoupling capacitors should be mounted on the component side of the board as close to the VDD pin as possible. No vias should be used between decoupling capacitor and VDD pin. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via.
- 2) The external crystal should be mounted just next to the device with short traces.
- 3) The external loop filter components should be mounted close to the IDT5V80001 and away from digital signals, switching power supply components, and other sources of noise.
- 4) To minimize EMI, 33  $\Omega series$  termination resistors should be placed close to the clock outputs.
- 5) An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers. Other signal traces should be routed away from the IDT5V80001. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device.

### **External Loop Filter**



## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the IDT5V80001. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                  | Rating              |
|-----------------------|---------------------|
| Supply Voltage, VDD   | 7 V                 |
| Inputs and Outputs    | -0.5 V to VDD+0.5 V |
| Input (FOT_IN only)   | 7 V                 |
| Storage Temperature   | -65 to +150° C      |
| Junction Temperature  | 125° C              |
| Soldering Temperature | 260° C              |

# **Recommended Operation Conditions**

| Parameter                                           | Min. | Тур.  | Max. | Units |
|-----------------------------------------------------|------|-------|------|-------|
| Ambient Operating Temperature                       | -40  |       | +85  | °C    |
| Power Supply Voltage (measured with respect to GND) | +3.0 | +3.3V | +3.6 | V     |
| Power Supply Ramp Time                              |      |       | 4    | ms    |

## **DC Electrical Characteristics**

Unless stated otherwise, **VDD = 3.3 V \pm 10\%**, Ambient Temperature -40 to +85° C

| Parameter                                | Symbol           | Conditions                                          | Min.    | Тур. | Max.    | Units |
|------------------------------------------|------------------|-----------------------------------------------------|---------|------|---------|-------|
| Operating Supply Current                 | IDD              | No load, F <sub>RCLK</sub> = 49.152 MHz             |         | 35   |         | mA    |
|                                          |                  | FOT_IN, MOST_Din                                    | 2       |      | 5.5     |       |
| High Level Input Voltage                 | V <sub>IH</sub>  | RESET, BYPASS, OEM, S0, S1                          | 2.0     |      | VDD+0.3 | V     |
|                                          |                  | FOT_IN, MOST_Din                                    | -0.3    |      | 0.8     |       |
| Low Level Input Voltage                  | V <sub>IL</sub>  | RESET, BYPASS, OEM, S0, S1                          | -0.3    |      | 0.8     | V     |
|                                          |                  | FOT_OUT only, I <sub>OH</sub> = -2 mA               | 2.4     |      |         |       |
| High Level Output Voltage                | V <sub>OH</sub>  | MCLK, RCLK, INPUT_COPY<br>I <sub>OH</sub> = -100 μA | VDD-0.2 |      |         | V     |
|                                          |                  | FOT_OUT only, I <sub>OH</sub> = 2 mA                |         |      | 0.4     |       |
| Low Level Output Voltage                 | V <sub>OL</sub>  | MCLK, RCLK, INPUT_COPY<br>I <sub>OH</sub> = 100 μA  |         |      | 0.2     | V     |
| Short Circuit Current                    | Ios              | FOT_OUT                                             |         | 35   |         | mA    |
| Input Capacitance                        | C <sub>IN</sub>  | FOT_IN, MOST_Din, RESET, BYPASS, OEM, S0, S1        |         | 5    | 10      | pF    |
| Nominal Output Impedance                 | Z <sub>OUT</sub> | FOT_OUT, MCLK, RCLK, INPUT_COPY                     |         | 20   |         | Ω     |
| On-Chip Pull-up or<br>Pull-down Resistor | R <sub>P</sub>   | RESET                                               |         | 500  |         | kΩ    |

# **Timing Requirements**

| Parameter                                         | Symbol             | Conditions              | Min. | Тур.   | Max. | Units |  |  |
|---------------------------------------------------|--------------------|-------------------------|------|--------|------|-------|--|--|
| Crystal Frequency                                 | F <sub>IN</sub>    |                         |      | 21.504 |      | MHz   |  |  |
|                                                   |                    | S1=0, S0=0 (See Fig. 1) |      |        | 10.0 | ns    |  |  |
| January Diago Timos                               |                    | S1=0, S0=1 (See Fig. 1) |      |        | 9.2  |       |  |  |
| Input Rise Time                                   | t <sub>R</sub>     | S1=1, S0=0 (See Fig. 1) |      |        | 5.0  | ns    |  |  |
|                                                   |                    | S1=1, S0=1 (See Fig. 1) |      |        | 4.6  |       |  |  |
|                                                   |                    | S1=0, S0=0 (See Fig. 1) |      |        | 10.0 |       |  |  |
| Input Fall Time                                   |                    | S1=0, S0=1 (See Fig. 1) |      |        | 9.2  |       |  |  |
| пристан пте                                       | t <sub>F</sub>     | S1=1, S0=0 (See Fig. 1) |      |        | 5.0  | ns    |  |  |
|                                                   |                    | S1=1, S0=1 (See Fig. 1) |      |        | 4.6  |       |  |  |
|                                                   |                    | S1=0, S0=0 (See Fig. 2) | 16.4 |        | 31.1 |       |  |  |
| Input Pulse Width Variation (FOT_IN and MOST_Din) | t <sub>PWV</sub>   | S1=0, S0=1 (See Fig. 2) | 15.1 |        | 28.5 |       |  |  |
|                                                   |                    | S1=1, S0=0 (See Fig. 2) | 8.2  |        | 15.6 | - ns  |  |  |
|                                                   |                    | S1=1, S0=1 (See Fig. 2) | 7.5  |        | 14.3 |       |  |  |
|                                                   | t <sub>APWD</sub>  | S1=0, S0=0 (See Fig. 2) | -3.4 |        | +7.0 | ns    |  |  |
| Average Input Pulse Width                         |                    | S1=0, S0=1 (See Fig. 2) | -3.1 |        | +6.5 |       |  |  |
| Distortion (FOT_IN and MOST_Din)                  |                    | S1=1, S0=0 (See Fig. 2) | -1.7 |        | +3.5 |       |  |  |
| (                                                 |                    | S1=1, S0=1 (See Fig. 2) | -1.6 |        | +3.3 | 1     |  |  |
|                                                   |                    | S1=0, S0=0 (See Fig. 3) | 0    |        | 3.4  |       |  |  |
| One-Sigma Data                                    |                    | S1=0, S0=1 (See Fig. 3) | 0    |        | 3.1  |       |  |  |
| Dependent Jitter (FOT_IN)                         | t <sub>DDJ</sub>   | S1=1, S0=0 (See Fig. 3) | 0    |        | 1.7  | ns    |  |  |
|                                                   |                    | S1=1, S0=1 (See Fig. 3) | 0    |        | 1.6  |       |  |  |
|                                                   |                    | S1=0, S0=0 (See Fig. 4) | 0    |        | 1000 |       |  |  |
| One-Sigma Uncorrelated                            |                    | S1=0, S0=1 (See Fig. 4) | 0    |        | 920  | 1     |  |  |
| Jitter                                            | t <sub>UJ</sub>    | S1=1, S0=0 (See Fig. 4) | 0    |        | 500  | ps    |  |  |
|                                                   |                    | S1=1, S0=1 (See Fig. 4) | 0    |        | 460  |       |  |  |
| CDR Reset Time                                    | t <sub>RESET</sub> | (see Fig. 5)            | 50   |        |      | ns    |  |  |

# **Timing Diagrams**



Figure 1: Rise and Fall Time Definitions



Figure 3: Data Dependent Jitter



Figure 5: RESET Timing Definition



Figure 2: Pulse Width Variation and Average Pulse Width Distortion



Figure 4: Uncorrelated Jitter



Figure 6: Test and Measurement Setup



Figure 7: Duty Cycle Definitions



Figure 9: Propagation Delay



Figure 11: BYPASS Timing Definition



Figure 8: Power Up and PLL Lock Timing



Figure 10: Clock Timing



Figure 12: MOST Data-Clock Example

## **AC Electrical Characteristics**

Unless stated otherwise, **VDD = 3.3 V ±10%**, Ambient Temperature -40 to +85° C

| Parameter                                     | Symbol             | Conditions                                                                       | Min. | Тур.   | Max.                                                                                                                                                           | Units |  |
|-----------------------------------------------|--------------------|----------------------------------------------------------------------------------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| Crystal Frequency                             | F <sub>IN</sub>    |                                                                                  |      | 21.504 |                                                                                                                                                                | MHz   |  |
| Output Frequency Error                        |                    | Due to frequency synthesis                                                       |      | 0      |                                                                                                                                                                | ppm   |  |
| Output Clock Duty Cycle                       | D                  | Figures 6 and 7                                                                  | 45   | 50     | 55                                                                                                                                                             | %     |  |
|                                               |                    | S1=0, S0=0 (See Fig. 1)                                                          |      |        | 5.0                                                                                                                                                            |       |  |
| Output Bigg Time                              |                    | S1=0, S0=1 (See Fig. 1)                                                          |      |        | 4.6                                                                                                                                                            | no    |  |
| Output Rise Time                              | <sup>L</sup> R     | S1=1, S0=0 (See Fig. 1)                                                          |      |        | 2.5                                                                                                                                                            | 115   |  |
|                                               | Fin   Due to freq  | S1=1, S0=1 (See Fig. 1)                                                          |      |        | 2.3                                                                                                                                                            |       |  |
|                                               |                    | S1=0, S0=0 (See Fig. 1)                                                          |      |        | 5.0                                                                                                                                                            |       |  |
| Output Fall Time                              |                    | S1=0, S0=1 (See Fig. 1)                                                          |      |        | 4.6                                                                                                                                                            | no    |  |
| Output Fall Time                              | l F                | S1=1, S0=0 (See Fig. 1)                                                          |      |        | 2.5                                                                                                                                                            | 115   |  |
|                                               |                    | S1=1, S0=1 (See Fig. 1)                                                          |      |        | 21.504 MH: 0 ppn 50 55 % 5.0 4.6 2.5 2.3 5.0 4.6 2.5 2.3 23.1 21.2 11.5 10.6 +500 +460 +250 +230 220 200 110 100 95 90 45 45 45 200 µs 400 µs TBD ns 0 +250 ps |       |  |
|                                               |                    | S1=0, S0=0 (See Fig. 2)                                                          | 21.2 |        | 23.1                                                                                                                                                           |       |  |
| Output Pulse Width Variation                  |                    | S1=0, S0=1 (See Fig. 2)                                                          | 19.5 |        | 21.2                                                                                                                                                           | nc    |  |
| (FOT_OUT)                                     | 'PWV               | S1=1, S0=0 (See Fig. 2)                                                          | 10.6 |        | 11.5                                                                                                                                                           | 115   |  |
|                                               |                    | S1=1, S0=1 (See Fig. 2)                                                          | 9.8  |        | 10.6                                                                                                                                                           |       |  |
|                                               | t <sub>APWD</sub>  | S1=0, S0=0 (See Fig. 2)                                                          | -500 |        | +500                                                                                                                                                           | ps    |  |
| verage Output Pulse Width Distortion FOT_OUT) |                    | S1=0, S0=1 (See Fig. 2)                                                          | -460 |        | +460                                                                                                                                                           |       |  |
|                                               |                    | S1=1, S0=0 (See Fig. 2)                                                          | -250 |        | +250                                                                                                                                                           |       |  |
|                                               |                    | S1=1, S0=1 (See Fig. 2)                                                          | -230 |        | +230                                                                                                                                                           |       |  |
| ·<br>                                         |                    | S1=0, S0=0 (See Fig. 3)                                                          | 0    |        | 220                                                                                                                                                            |       |  |
| One-Sigma Data dependent Jitter (RCLK)        | t                  | S1=0, S0=1 (See Fig. 3)                                                          | 0    |        | 200                                                                                                                                                            | ne    |  |
| One-oignia bata dependent office (Hock)       | נטטי               | S1=1, S0=0 (See Fig. 3)                                                          | 0    |        | 110                                                                                                                                                            | рз    |  |
|                                               |                    | S1=1, S0=1 (See Fig. 3)                                                          | 0    |        | 100                                                                                                                                                            |       |  |
|                                               |                    | S1=0, S0=0 (See Fig. 4)                                                          | 0    |        | 95                                                                                                                                                             |       |  |
| One-Sigma Uncorrelated Jitter (RCLK)          | <b>t</b>           | S1=0, S0=1 (See Fig. 4)                                                          | 0    |        | 90                                                                                                                                                             | ne    |  |
| One-oighia officorrelated officer (Flocity)   | ,00                | S1=1, S0=0 (See Fig. 4)                                                          | 0    |        | 45                                                                                                                                                             | рз    |  |
|                                               |                    | S1=1, S0=1 (See Fig. 4)                                                          | 0    |        | 45                                                                                                                                                             |       |  |
| Power-up Time                                 | t <sub>CLOCK</sub> | PLL lock-time from 90% VDD to RCLK = MCLK, (see Fig. 8)                          |      |        | 200                                                                                                                                                            | μs    |  |
|                                               | t <sub>DLOCK</sub> | PLL lock-time from beginning of FOT_IN input to stable RCLK output, (see Fig. 8) |      |        | 400                                                                                                                                                            | μs    |  |
| Propagation Delay (FOT_IN to FOT_OUT)         | t <sub>PD</sub>    | (see Fig. 9)                                                                     | 3    | 4      | 5                                                                                                                                                              | ns    |  |
| Propagation Delay (FOT_IN to RCLK)            | t <sub>CDR</sub>   | (see Fig. 10)                                                                    | TBD  | TBD    | TBD                                                                                                                                                            | ns    |  |
| Skew, recovered clock to retimed input        | t <sub>SK</sub>    | (see Fig. 10)                                                                    | -250 | 0      | +250                                                                                                                                                           | ps    |  |
| One-Sigma Clock Period Jitter                 |                    | MCLK                                                                             | 0    |        | 50                                                                                                                                                             | ps    |  |

| Parameter                                       | Symbol           | Conditions    | Min. | Тур. | Max. | Units |
|-------------------------------------------------|------------------|---------------|------|------|------|-------|
| RCLK Peak-to-peak Jitter with respect to FOT_IN | t <sub>JIT</sub> |               | -500 | 0    | +500 | ps    |
| BYPASS High-to-Low to FOT_OUT                   | t <sub>BHL</sub> | (see Fig. 11) | TBD  |      | TBD  | ns    |
| BYPASS Low-to-High to FOT_OUT                   | t <sub>BLH</sub> | (see Fig. 11) | TBD  |      | TBD  | ns    |

## **Thermal Characteristics**

| Parameter                           | Symbol        | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|---------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$ | Still air      |      | 93   |      | ° C/W |
| Ambient                             | $\theta_{JA}$ | 1 m/s air flow |      | 78   |      | ° C/W |
|                                     | $\theta_{JA}$ | 3 m/s air flow |      | 65   |      | ° C/W |
| Thermal Resistance Junction to Case | $\theta_{JC}$ |                |      | 20   |      | ° C/W |

## **Marking Diagrams**





#### Notes:

- 1. "Z" is the device step (1 to 2 characters).
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "\$" is the assembly mark code.
- 4. "G" after the two-letter package code designates RoHS compliant package.
- 5. "I" at the end of part number indicates industrial temperature range.
- 6. 'W3' denotes automotive grade.
- 7. Bottom marking: country of origin if not USA.

## Package Outline and Package Dimensions (20-pin TSSOP, 4.4mm Narrow Body)

Package dimensions are kept current with JEDEC Publication No. 95



## **Ordering Information**

| Part / Order Number | Marking    | Shipping Packaging | Package      | Temperature   |
|---------------------|------------|--------------------|--------------|---------------|
| 5V80001PGGI         | see page 8 | Tubes              | 20-pin TSSOP | -40 to +85° C |
| 5V80001PGGI8        |            | Tape and Reel      | 20-pin TSSOP | -40 to +85° C |
| 5V80001PGGW3        | see page 8 | Tubes              | 20-pin TSSOP | -40 to +85° C |
| 5V80001PGGW38       |            | Tape and Reel      | 20-pin TSSOP | -40 to +85° C |

Parts that are ordered with a "G" after the two-letter package code are the Pb-Free configuration and are RoHS compliant. 'W3' denotes automotive grade.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## **Revision History**

| Rev. | Originator | Date     | Description of Change                                                                                                                                                                                                                                                                      |  |
|------|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Α    | J. Gazda   | 08/29/06 | Preliminary datasheet.                                                                                                                                                                                                                                                                     |  |
| В    | J. Gazda   | 09/19/06 | Changed block diagram and pinout;                                                                                                                                                                                                                                                          |  |
| С    | J. Gazda   | 09/25/06 | Changed from 16-pin TSSOP to 20-pin TSSOP; added timing diagrams; changed pinout and block diagrams.                                                                                                                                                                                       |  |
| D    | J. Gazda   | 09/27/06 | New block diagram; changed pinout; added Propagation Delay, Skew, and Clock Jitter specs; changed High/Low Input/Output level specs.                                                                                                                                                       |  |
| Е    | J. Gazda   | 11/02/06 | Changed temperature rating from -40/+85 to -40/+105 °C; added "Mode" and "Sampling Frequency" to Frequency Selection Table.                                                                                                                                                                |  |
| F    | J. Gazda   | 12/14/06 | Added "Operation" section; added "External Loop Filter" diagram; added RESET# pin; various modifications to "External Components" text.                                                                                                                                                    |  |
| G    | J. Gazda   | 02/15/07 | Added Feature bullet of "5 V tolerant input for FOT"; add crystal caps and ground to block diagram; added "Weak pull-down when OEM=0" statement to MCLK pin description.                                                                                                                   |  |
| Н    | J. Gazda   | 03/22/07 | Added NDK crystal part number; changed "MCLK" to "RCLK" in the conditions for "Data to clock jitter" spec.                                                                                                                                                                                 |  |
| J    | J. Gazda   | 05/31/07 | Removed $C_P$ reference on External Loop Filter descriptions; removed one capacitor from "CDR PLL" in Block Diagram.                                                                                                                                                                       |  |
| K    | J. Gazda   | 06/22/07 | Reversed '1' and '0' on the MUX in the block diagram; removed the bar from "BYPASS"; added the text "No pull-up" to pin descriptions 7, 9, 12, and 13; removed "Data to clock jitter" spec from AC char table.                                                                             |  |
| L    | J. Gazda   | 10/09/07 | Removed "Lock" pin.                                                                                                                                                                                                                                                                        |  |
| М    | T. Nana    | 12/17/07 | Updates to timing diagrams; added "Timing Requiremnets" table; updates to pin descriptions; multiple updates to AC/DC char tables; added Figure 7.                                                                                                                                         |  |
| N    | T. Nana    | 12/26/07 | Updates to Block Diagram and Timing diagrams; added new "Operation" information; added another OEM table for BYPASS and FOT_OUT; updates to AC/DC char tables and "Timing Requirementts" table; added "Reset Timing Definition" (Fig. 8) and "BYPASS Timing Definition" (Fig. 9) diagrams. |  |
| Р    | T. Nana    | 01/08/08 | Updates to DC Electrical Char table; One-Sigma Jitter specs added to "Timing Requirements" table; updates to Timing Diagrams; added jitter and propagation delay timing diagrams; added One-Sigma Jitter specs to AC Electrical Char table;                                                |  |
| Q    | T. Nana    | 02/06/08 | Removed OEM and MUX from Block Diagram; updates to "Operation" text; updated "Propagation Delay" diagram; added additional "Propagation Delay" spec to AC char table.                                                                                                                      |  |
| R    |            | 11/14/08 | Moved from Preliminary to Released.                                                                                                                                                                                                                                                        |  |
| S    | D.L.       | 08/31/09 | Added automotive grade ordering info and marking diagram                                                                                                                                                                                                                                   |  |

**SYNTHESIZERS** 

### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/