### **General Description** The MAX1206 is a 3.3V, 12-bit analog-to-digital converter (ADC) featuring a fully differential wideband track-andhold (T/H) input, driving the internal quantizer. The MAX1206 is optimized for low power, small size, and high dynamic performance. This ADC operates from a single 3.0V to 3.6V supply, consuming only 159mW, while delivering a typical signal-to-noise ratio (SNR) performance of 68.6dB at a 20MHz input frequency. The T/H-driven input stage accepts single-ended or differential inputs. In addition to low operating power, the MAX1206 features a 0.15mW power-down mode to conserve power during idle periods. A flexible reference structure allows the MAX1206 to use its internal precision bandgap reference or accept an externally applied reference. A common-mode reference is provided to simplify design and reduce external component count in differential analog input circuits. The MAX1206 supports both a single-ended and differential input clock drive. Wide variations in the clock duty cycle are compensated with the ADC's internal duty-cycle equalizer. The MAX1206 features parallel, CMOS-compatible outputs. The digital output format is pin selectable to be either two's complement or Gray code. A data-valid indicator eliminates external components that are normally required for reliable digital interfacing. A separate power input for the digital outputs accepts a voltage from 1.7V to 3.6V for flexible interfacing with various logic levels. The MAX1206 is available in a 6mm x 6mm x 0.8mm, 40pin thin QFN package with exposed paddle (EP), and is specified for the extended industrial (-40°C to +85°C) temperature range. Refer to the MAX1209 and MAX1211 (see Pin-Compatible Higher/Speed Versions table) for applications that require high dynamic performance for IF input frequencies. ## **Applications** Communication Receivers Cellular, LMDS, Point-to-Point Microwave, MMDS, HFC, WLAN Ultrasound and Medical Imaging Portable Instrumentation Low-Power Data Acquisition ### Features - **♦ Excellent Dynamic Performance** 68.6dB SNR at $f_{IN} = 20$ MHz 90dBc SFDR at fin = 20MHz - **♦** Low-Power Operation 159mW at 3.0V (Single-Ended Clock) 181mW at 3.3V (Single-Ended Clock) 198mW at 3.3V (Differential Clock) - **♦ Differential or Single-Ended Clock** - ♦ Accepts 20% to 80% Clock Duty Cycle - **♦** Fully Differential or Single-Ended Analog Input - ♦ Adjustable Full-Scale Analog Input Range - **♦ Common-Mode Reference** - ♦ Power-Down Mode - ◆ CMOS-Compatible Outputs in Two's Complement or Gray Code - ♦ Data-Valid Indicator Simplifies Digital Design - ♦ Out-of-Range and Data-Valid Indicators - ♦ Miniature, 40-Pin Thin QFN Package with Exposed **Paddle** - ♦ Pin-Compatible, IF Sampling ADC Available (MAX1211ETL) - **♦** Evaluation Kit Available (Order MAX1211EVKIT) ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |------------|----------------|-------------------------| | MAX1206ETL | -40°C to +85°C | 40 Thin QFN (6mm x 6mm) | ## Pin-Compatible Higher **Speed Versions** | PART | SPEED GRADE<br>(Msps) | TARGET<br>APPLICATION | |---------|-----------------------|-----------------------| | MAX1206 | 40 | Baseband | | MAX1207 | 65 | Baseband | | MAX1208 | 80 | Baseband | | MAX1211 | 65 | IF | | MAX1209 | 80 | IF | Pin Configuration appears at end of data sheet. ### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to GND0.3V to +3 | .6V | |-----------------------------------------------------------------------------|-----| | OV <sub>DD</sub> to GND0.3V to the lower of (V <sub>DD</sub> + 0.3V) and +3 | .6V | | INP, INN to GND0.3V to the lower of $(V_{DD} + 0.3V)$ and +3 | .6V | | REFIN, REFOUT, REFP, REFN, | | COM to GND.....-0.3V to the lower of (VDD + 0.3V) and +3.6V CLKP, CLKN, CLKTYP, G/T, DCE, PD to GND ......-0.3V to the lower of (VpD + 0.3V) and +3.6V D11–D0, I.C., DAV, DOR to GND .....-0.3V to (OVpD + 0.3V) | Continuous Power Dissipation (T <sub>A</sub> = +70°C)<br>40-Pin Thin QFN 6mm x 6mm x 0.8mm | | |--------------------------------------------------------------------------------------------|----------| | (derated 26.3mW/°C above +70°C) | 2105.3mW | | Operating Temperature Range | | | Junction Temperature | | | Storage Temperature Range | | | Lead Temperature (soldering 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** (VDD = 3.3V, OVDD = 2.0V, GND = 0, REFIN = REFOUT (internal reference), $C_{REFOUT} = 0.1 \mu F$ , $C_L \approx 5 pF$ at digital outputs, $V_{IN} = -0.5 dBFS$ , CLKTYP = high, DCE = high, PD = low, $G/\overline{I} = low$ , $f_{CLK} = 40 MHz$ (50% duty cycle), $C_{REFP} = C_{REFN} = 0.1 \mu F$ to GND, $1 \mu F$ in parallel with $10 \mu F$ between REFP and REFN, $C_{COM} = 0.1 \mu F$ in parallel with $2.2 \mu F$ to GND, $T_A = -40 \, ^{\circ}C$ to $+85 \, ^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25 \, ^{\circ}C$ .) (Note 1) | Description Separation S | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------|----------------------------------------------|------|--------------------|------|-------| | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | DC ACCURACY | | | | | | | | Differential Nonlinearity DNL fin = 20MHz, no missing codes over temperature (Note 2) ±0.3 ±0.7 LSB | Resolution | | | 12 | | | Bits | | Differential Nonlinearity DNL temperature (Note 2) ±0.3 ±0.7 ESB | Integral Nonlinearity | INL | f <sub>IN</sub> = 20MHz (Note 2) | | ±0.3 | ±0.7 | LSB | | Sain Error VREFIN = 2.048V ±0.3 ±4.8 %FS | Differential Nonlinearity | DNL | • | | ±0.3 | ±0.7 | LSB | | Differential Input Voltage Range VDIFF Differential or single-ended inputs ±1.024 V | Offset Error | | V <sub>REFIN</sub> = 2.048V | | ±0.2 | ±1.1 | %FS | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Gain Error | | V <sub>REFIN</sub> = 2.048V | | ±0.3 | ±4.8 | %FS | | Common-Mode Input Voltage Nome of the process pr | ANALOG INPUT (INP, INN) | | | | | | | | $ \begin{array}{ c c c c c } \hline \text{Input Resistance} & R_{\text{IN}} & \text{Switched capacitor load} & 24 & k\Omega \\ \hline \text{Input Capacitance} & C_{\text{IN}} & & & 4 & pF \\ \hline \hline \textbf{CONVERSION RATE} \\ \hline \textbf{Maximum Clock Frequency} & f_{\text{CLK}} & 40 & MHz \\ \hline \textbf{Minimum Clock Frequency} & & 5 & MHz \\ \hline \textbf{Data Latency} & Figure 5 & 8.5 & Clock cycles \\ \hline \textbf{DYNAMIC CHARACTERISTICS} & DIfferential inputs, 4096-point FFT) \\ \hline \textbf{Signal-to-Noise Ratio} & SNR & f_{\text{IN}} = 3\text{MHz at } - 0.5\text{dBFS} & 68.4 & dB \\ \hline \textbf{Signal-to-Noise and Distortion} & SINAD & f_{\text{IN}} = 2\text{MHz at } - 0.5\text{dBFS} & 68.3 & dB \\ \hline \textbf{Single-Tone Spurious-Free} & SFDR & f_{\text{IN}} = 3\text{MHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & dBc \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & 68.4 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & 68.4 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5 & 89.5 \\ \hline \textbf{In} = 2\text{OMHz at } - 0.5\text{dBFS} & 89.5$ | Differential Input Voltage Range | VDIFF | Differential or single-ended inputs | | ±1.024 | | V | | Input Capacitance | Common-Mode Input Voltage | | | | V <sub>DD</sub> /2 | | V | | CONVERSION RATE Maximum Clock Frequency fCLK 40 MHz Minimum Clock Frequency 5 MHz Data Latency Figure 5 8.5 Clock cycles DYNAMIC CHARACTERISTICS (Differential inputs, 4096-point FFT) Signal-to-Noise Ratio SNR fIN = 3MHz at -0.5dBFS 68.4 dB Signal-to-Noise and Distortion SINAD fIN = 3MHz at -0.5dBFS (Note 2) 67.0 68.6 dB Single-Tone Spurious-Free Dynamic Range SFDR fIN = 3MHz at -0.5dBFS (Note 2) 66.9 68.5 dBc Total Harmonic Distortion THD THD fIN = 3MHz at -0.5dBFS -88.4 dBc | Input Resistance | RIN | Switched capacitor load | | 24 | | kΩ | | Maximum Clock Frequency fCLK 40 MHz Minimum Clock Frequency 5 MHz Data Latency Figure 5 8.5 Clock cycles DYNAMIC CHARACTERISTICS (Differential inputs, 4096-point FFT) Signal-to-Noise Ratio SNR fIN = 3MHz at -0.5dBFS (Note 2) 67.0 68.4 dB Signal-to-Noise and Distortion SINAD fIN = 3MHz at -0.5dBFS (Note 2) 66.9 68.3 dB Single-Tone Spurious-Free Dynamic Range SFDR fIN = 3MHz at -0.5dBFS (Note 2) 89.5 dBc Total Harmonic Distortion THD fIN = 3MHz at -0.5dBFS -88.4 dBc | Input Capacitance | CIN | | | 4 | | pF | | Minimum Clock Frequency 5 MHz Data Latency Figure 5 8.5 Clock cycles DYNAMIC CHARACTERISTICS (Differential inputs, 4096-point FFT) Signal-to-Noise Ratio SNR fIN = 3MHz at -0.5dBFS fin = 20MHz at -0.5dBFS (Note 2) 67.0 68.6 dB Signal-to-Noise and Distortion SINAD fIN = 3MHz at -0.5dBFS (Note 2) 66.9 68.3 dB Single-Tone Spurious-Free Dynamic Range SFDR fIN = 3MHz at -0.5dBFS (Note 2) 89.5 dBc Total Harmonic Distortion THD fIN = 3MHz at -0.5dBFS -88.4 dBc | CONVERSION RATE | | | | | | | | Data Latency Figure 5 8.5 Clock cycles DYNAMIC CHARACTERISTICS (Differential inputs, 4096-point FFT) Signal-to-Noise Ratio SNR f <sub>IN</sub> = 3MHz at -0.5dBFS (Note 2) 68.4 dB Signal-to-Noise and Distortion SINAD f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 2) 67.0 68.6 dB Single-To-Noise and Distortion SINAD f <sub>IN</sub> = 3MHz at -0.5dBFS (Note 2) 66.9 68.5 dB Single-Tone Spurious-Free Dynamic Range SFDR f <sub>IN</sub> = 3MHz at -0.5dBFS (Note 2) 89.5 dBc Total Harmonic Distortion THD f <sub>IN</sub> = 3MHz at -0.5dBFS -88.4 dBc | Maximum Clock Frequency | fCLK | | 40 | | | MHz | | Data Latency Figure 5 8.5 cycles DYNAMIC CHARACTERISTICS (Differential inputs, 4096-point FFT) Signal-to-Noise Ratio SNR fIN = 3MHz at -0.5dBFS (Note 2) 67.0 68.4 dB Signal-to-Noise and Distortion SINAD fIN = 3MHz at -0.5dBFS (Note 2) 66.9 68.3 dB Single-Tone Spurious-Free Dynamic Range SFDR fIN = 3MHz at -0.5dBFS (Note 2) 89.5 dBc Total Harmonic Distortion THD THD fIN = 3MHz at -0.5dBFS -88.4 dBc | Minimum Clock Frequency | | | | | 5 | MHz | | Signal-to-Noise Ratio SNR $f_{IN} = 3MHz \text{ at } -0.5 \text{dBFS}$ (Note 2) 68.4 dB Signal-to-Noise and Distortion SINAD $f_{IN} = 20MHz \text{ at } -0.5 \text{dBFS}$ (Note 2) 67.0 68.6 Signal-to-Noise and Distortion SINAD $f_{IN} = 3MHz \text{ at } -0.5 \text{dBFS}$ (Note 2) 66.9 68.3 Single-Tone Spurious-Free Dynamic Range SFDR $f_{IN} = 3MHz \text{ at } -0.5 \text{dBFS}$ (Note 2) 89.5 89.5 Total Harmonic Distortion THD $f_{IN} = 3MHz \text{ at } -0.5 \text{dBFS}$ (Note 2) 83.2 90 | Data Latency | | Figure 5 | | 8.5 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | DYNAMIC CHARACTERISTICS ( | Differential inp | outs, 4096-point FFT) | | | | | | | Circulto Naisa Datia | CVID | f <sub>IN</sub> = 3MHz at -0.5dBFS | | 68.4 | | ٦D | | Signal-to-Noise and DistortionSINADIn SINADIn S | Signal-to-Noise Hatio | SINH | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 2) | 67.0 | 68.6 | | иь | | Single-Tone Spurious-Free Dynamic Range $ SFDR = $ | Cignal to Naise and Distortion | CINIAD | f <sub>IN</sub> = 3MHz at -0.5dBFS | | 68.3 | | ٩D | | Dynamic Range $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Signal-to-Noise and Distortion | SINAD | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 2) | 66.9 | 68.5 | | иь | | Dynamic Range $f_{IN} = 20MHz$ at -0.5dBFS (Note 2) 83.2 90 Total Harmonic Distortion THD $f_{IN} = 3MHz$ at -0.5dBFS -88.4 dBc | Single-Tone Spurious-Free | CEDB | f <sub>IN</sub> = 3MHz at -0.5dBFS | | 89.5 | | dDo | | Total Harmonic Distortion I THD Historian Holds | Dynamic Range | ארטא | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 2) | 83.2 | 90 | | UDC | | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 2) -88.4 -81 | Total Harmonia Distortion | TUD | f <sub>IN</sub> = 3MHz at -0.5dBFS | | -88.4 | | dPo | | | TOTAL MAITHORIC DISTORTION | וחט | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 2) | | -88.4 | -81 | UDC | ### **ELECTRICAL CHARACTERISTICS (continued)** (VDD = 3.3V, OVDD = 2.0V, GND = 0, REFIN = REFOUT (internal reference), $C_{REFOUT}$ = 0.1 $\mu$ F, $C_L \approx 5pF$ at digital outputs, $V_{IN}$ = -0.5dBFS, CLKTYP = high, DCE = high, PD = low, $G/\overline{I}$ = low, $f_{CLK}$ = 40MHz (50% duty cycle), $C_{REFP}$ = $C_{REFN}$ = 0.1 $\mu$ F to GND, 1 $\mu$ F in parallel with 10 $\mu$ F between REFP and REFN, $C_{COM}$ = 0.1 $\mu$ F in parallel with 2.2 $\mu$ F to GND, $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------|--------------------|---------------------------------------------------------------------------------------|-----------------------|-----------|-------------|--------------------|--| | | 1100 | f <sub>IN</sub> = 3MHz at -0.5dBFS | | -92.5 | | | | | Second Harmonic | HD2 | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 3) | | -96.3 | -84.9 | dBc | | | T | 1100 | f <sub>IN</sub> = 3MHz at -0.5dBFS | | -93.8 | | | | | Third Harmonic | HD3 | f <sub>IN</sub> = 20MHz at -0.5dBFS (Note 3) | | -92.1 | -83.3 | dBc | | | Third-Order Intermodulation | IM3 | $f_{IN1} = 69MHz$ at -7dBFS,<br>$f_{IN2} = 71MHz$ at -7dBFS | | -89 | | dBc | | | Two-Tone Spurious-Free<br>Dynamic Range | SFDR <sub>TT</sub> | $f_{IN1} = 69MHz$ at -7dBFS,<br>$f_{IN2} = 71MHz$ at -7dBFS | | 88 | | dBc | | | Aperture Delay | t <sub>AD</sub> | Figure 14 | | 0.9 | | ns | | | Aperture Jitter | t <sub>A</sub> J | Figure 14 | | <0.2 | | psrms | | | Output Noise | nout | INP = INN = COM | | 0.5 | | LSB <sub>RMS</sub> | | | Overdrive Recovery Time | | ±10% beyond full scale | | 1 | | Clock<br>cycles | | | INTERNAL REFERENCE (REFIN : | = REFOUT; V | REFP, VREFN, and VCOM are generated internal | ly) | | | | | | REFOUT Output Voltage | VREFOUT | | 1.988 | 2.048 | 2.080 | V | | | COM Output Voltage | Vсом | V <sub>DD</sub> / 2 | | 1.65 | | V | | | Differential Reference Output<br>Voltage | V <sub>REF</sub> | V <sub>REF</sub> = V <sub>REFP</sub> - V <sub>REFN</sub> | | 1.024 | | V | | | REFOUT Load Regulation | | | | 35 | | mV/mA | | | REFOUT Temperature Coefficient | TCREF | | İ | +100 | | ppm/°C | | | DEFOLIT Chart Circuit Current | | Short to V <sub>DD</sub> | | 0.24 | | Л | | | REFOUT Short-Circuit Current | | Short to GND | | 2.1 | | mA | | | BUFFERED EXTERNAL REFEREN | NCE (REFIN c | driven externally, V <sub>REFIN</sub> = 2.048V, V <sub>REFP</sub> , V <sub>REFN</sub> | , and V <sub>CO</sub> | M are gen | erated inte | ernally) | | | REFIN Input Voltage | VREFIN | | | 2.048 | | V | | | REFP Output Voltage | VREFP | (V <sub>DD</sub> / 2) + (V <sub>REFIN</sub> / 4) | | 2.162 | | V | | | REFN Output Voltage | V <sub>REFN</sub> | (V <sub>DD</sub> / 2) - (V <sub>REFIN</sub> / 4) | | 1.138 | | V | | | COM Output Voltage | V <sub>COM</sub> | V <sub>DD</sub> / 2 | 1.60 | 1.65 | 1.70 | V | | | Differential Reference Output<br>Voltage | VREF | VREF = VREFP - VREFN | 0.970 | 1.024 | 1.070 | V | | | Differential Reference<br>Temperature Coefficient | | | | +12.5 | | ppm/°C | | | Marriago una DEED Commant | | Source | | 0.4 | | A | | | Maximum REFP Current | IREFP | Sink | | 1.4 | | mA | | | Maximum DEEN Current | lace. | Source | | 1.0 | | m / | | | Maximum REFN Current | IREFN | Sink | | 1.0 | | - mA | | | Maximum COM Compant | los | Source | | 1.0 | | ^ | | | Maximum COM Current | Ісом | Sink | | 0.4 | | mA | | | REFIN Input Resistance | | | | >50 | | MΩ | | ## **ELECTRICAL CHARACTERISTICS (continued)** (VDD = 3.3V, OVDD = 2.0V, GND = 0, REFIN = REFOUT (internal reference), $C_{REFOUT}$ = 0.1 $\mu$ F, $C_L \approx 5pF$ at digital outputs, $V_{IN}$ = -0.5dBFS, CLKTYP = high, DCE = high, PD = low, $G/\overline{I}$ = low, $f_{CLK}$ = 40MHz (50% duty cycle), $C_{REFP}$ = $C_{REFN}$ = 0.1 $\mu$ F to GND, 1 $\mu$ F in parallel with 10 $\mu$ F between REFP and REFN, $C_{COM}$ = 0.1 $\mu$ F in parallel with 2.2 $\mu$ F to GND, $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |-------------------------------------------|-------------------|-----------------------------------------------------------|---------------------------|---------------------------|------------------| | UNBUFFERED EXTERNAL REFE | RENCE (REF | FIN = GND, $V_{REFP}$ , $V_{REFN}$ , and $V_{COM}$ are ap | plied externally) | | | | COM Input Voltage | V <sub>C</sub> OM | V <sub>DD</sub> / 2 | 1.65 | | V | | REFP Input Voltage | | VREFP - VCOM | 0.512 | | V | | REFN Input Voltage | | VREFN - VCOM | -0.512 | | V | | Differential Reference Input<br>Voltage | V <sub>REF</sub> | VREF = VREFP - VREFN | 1.024 | | V | | REFP Sink Current | I <sub>REFP</sub> | V <sub>REFP</sub> = 2.162V | 1.1 | | mA | | REFN Source Current | IREFN | V <sub>REFN</sub> = 1.138V | 1.1 | | mA | | COM Sink Current | Ісом | | 0.3 | | mA | | REFP, REFN, Capacitance | | | 13 | | рF | | COM Capacitance | | | 6 | | рF | | CLOCK INPUTS (CLKP, CLKN) | | | | | | | Single-Ended Input High<br>Threshold | V <sub>IH</sub> | CLKTYP = GND, CLKN = GND | 0.8 x<br>V <sub>DD</sub> | | V | | Single-Ended Input Low<br>Threshold | VIL | CLKTYP = GND, CLKN = GND | | 0.2 x<br>V <sub>DD</sub> | V | | Differential Input Voltage Swing | | CLKTYP = high | 1.4 | | V <sub>P-P</sub> | | Differential Input Common-Mode<br>Voltage | | CLKTYP = high | V <sub>DD</sub> / 2 | | V | | | | DCE = OV <sub>DD</sub> | 20 | | 01 | | Minimum Clock Duty Cycle | | DCE = GND | 45 | | % | | Manifestore Ola all Dotte Occale | | DCE = OV <sub>DD</sub> | 80 | | 0/ | | Maximum Clock Duty Cycle | | DCE = GND | 60 | | % | | Input Resistance | RCLK | Figure 4 | 5 | | kΩ | | Input Capacitance | CCLK | | 2 | | рF | | DIGITAL INPUTS (CLKTYP, G/T, F | PD) | | | | | | Input High Threshold | VIH | | 0.8 x<br>OV <sub>DD</sub> | | V | | Input Low Threshold | VIL | | | 0.2 x<br>OV <sub>DD</sub> | V | | Input Leakage Current | | $V_{IH} = OV_{DD}$<br>$V_{IL} = 0$ | | ±5<br>±5 | μΑ | | Input Capacitance | C <sub>DIN</sub> | | 5 | - | рF | ## **ELECTRICAL CHARACTERISTICS (continued)** (VDD = 3.3V, OVDD = 2.0V, GND = 0, REFIN = REFOUT (internal reference), $C_{REFOUT} = 0.1 \mu F$ , $C_L \approx 5 pF$ at digital outputs, $V_{IN} = -0.5 dBFS$ , $C_{LKTYP} = high$ , DCE = high, PD = low, $Q_{T} = low$ , $Q_$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|---------------------------|-------|---------------------------|-------| | DIGITAL OUTPUTS (D0-D11, DA | V, DOR) | | • | | | | | Output-Voltage Low | V <sub>OL</sub> | D0-D11, DOR, I <sub>SINK</sub> = 200μA<br>DAV, I <sub>SINK</sub> = 600μA | | | 0.2 | V | | | | D0-D11, DOR, I <sub>SOURCE</sub> = 200μA | OV <sub>DD</sub><br>- 0.2 | | | | | Output-Voltage High | Voh | DAV, ISOURCE = 600µA | OV <sub>DD</sub><br>- 0.2 | | | V | | Tri-State Leakage Current | ILEAK | (Note 4) | | | ±5 | μA | | D11-D0, DOR Tri-State Output Capacitance | Cout | (Note 4) | | 3 | | pF | | DAV Tri-State Output<br>Capacitance | C <sub>DAV</sub> | (Note 4) | | 6 | | рF | | POWER REQUIREMENTS | · | | · · | | | | | Analog Supply Voltage | V <sub>DD</sub> | | 3.0 | 3.3 | 3.6 | V | | Digital Output Supply Voltage | OV <sub>DD</sub> | | 1.7 | 2.0 | V <sub>DD</sub><br>+ 0.3V | V | | | | Normal operating mode,<br>f <sub>IN</sub> = 20MHz at -0.5dBFS,<br>CLKTYP = GND, single-ended clock | | 54.7 | | | | Analog Supply Current | I <sub>VDD</sub> | Normal operating mode,<br>f <sub>IN</sub> = 20MHz at -0.5dBFS,<br>CLKTYP = OV <sub>DD</sub> , differential clock | | 60.1 | 66 | mA | | | | Power-down mode; clock idle,<br>PD = OV <sub>DD</sub> | | 0.045 | | | | | | Normal operating mode,<br>f <sub>IN</sub> = 20MHz at -0.5dBFS,<br>CLKTYP = GND, single-ended clock | | 181 | | | | Analog Power Dissipation | PDISS | Normal operating mode,<br>f <sub>IN</sub> = 20MHz at -0.5dBFS,<br>CLKTYP = OV <sub>DD</sub> , differential clock | | 198 | 218 | mW | | | | Power-down mode, clock idle,<br>PD = OV <sub>DD</sub> | | 0.15 | | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.3V,~OV_{DD}=2.0V,~GND=0,~REFIN=REFOUT~(internal~reference),~C_{REFOUT}=0.1\mu F,~C_L\approx5 pF~at~digital~outputs,~V_{IN}=-0.5 dBFS,~C_LKTYP=high,~DCE=high,~PD=low,~G/\overline{T}=low,~f_{C_LK}=40 MHz~(50%~duty~cycle),~C_{REFP}=C_{REFN}=0.1 \mu F~to~GND,~1 \mu F~to~parallel~with~10 μF~between REFP~and~REFN,~C_{COM}=0.1 μF~to~parallel~with~2.2 μF~to~GND,~T_A=-40 °C~to~+85 °C,~unless~otherwise~noted.~Typical~values~are~at~T_A=+25 °C.)~(Note~1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | Digital Output Supply Current | lovdd | Normal operating mode,<br>f <sub>IN</sub> = 20MHz at -0.5dBFS,<br>OV <sub>DD</sub> = 2.0V, C <sub>L</sub> ≈ 5pF | | 6.1 | - MAX | mA | | | | Power-down mode; clock idle,<br>PD = OV <sub>DD</sub> | | 6 | | μΑ | | TIMING CHARACTERISTICS (Figu | ure 5) | | | | | | | Clock Pulse-Width High | tсн | | | 12.5 | | ns | | Clock Pulse-Width Low | tCL | | | 12.5 | | ns | | Data Valid Delay | tDAV | C <sub>L</sub> = 5pF (Note 5) | | 6.4 | | ns | | Data Setup Time Before Rising Edge of DAV | tSETUP | C <sub>L</sub> = 5pF (Notes 3, 5) | 13.9 | | | ns | | Data Hold Time After Rising Edge of DAV | tHOLD | C <sub>L</sub> = 5pF (Notes 3, 5) | 10.7 | | | ns | | Wake-Up Time from Power-Down | twake | V <sub>REFIN</sub> = 2.048V | | 10 | | ms | Note 1: Specifications ≥+25°C guaranteed by production test, <+25°C guaranteed by design and characterization. Note 2: Specifications guaranteed by design and characterization. Devices tested for performance during production test. Note 3: Guaranteed by design and characterization. Note 4: During power-down, D11-D0, DOR, and DAV are high impedance. Note 5: Digital outputs settle to $V_{IH}$ or $V_{IL}$ . ### Typical Operating Characteristics DIGITAL OUTPUT CODE $(V_{DD}=3.3V,\ OV_{DD}=2.0V,\ GND=0,\ REFIN=REFOUT\ (internal\ reference),\ C_{REFOUT}=0.1\mu F,\ C_{L}\approx5pF$ at digital outputs, $V_{IN}=-0.5dBFS$ differential input, DCE = high, CLKTYP = high, PD = low, $G_{I}\overline{I}=low,\ f_{CLK}=40MHz\ (50\%\ duty\ cycle),\ C_{REFP}=C_{REFN}=0.1\mu F\ to\ GND,\ 1\mu F$ in parallel with 10 $\mu$ F between REFP and REFN, $C_{COM}=0.1\mu F$ in parallel with 2.2 $\mu$ F to GND, $T_{A}=+25^{\circ}C$ , unless otherwise noted.) DIGITAL OUTPUT CODE ## Typical Operating Characteristics (continued) $(V_{DD}=3.3V,~OV_{DD}=2.0V,~GND=0,~REFIN=REFOUT~(internal~reference),~C_{REFOUT}=0.1\mu F,~C_{L}\approx 5pF~at~digital~outputs,~V_{IN}=-0.5dBFS~differential~input,~DCE=high,~CLKTYP=high,~PD=low,~G/\overline{T}=low,~f_{CLK}=40MHz~(50\%~duty~cycle),~C_{REFP}=C_{REFN}=0.1\mu F~to~GND,~1\mu F~to~GND,~1\mu F~to~GND,~T_{A}=+25^{\circ}C,~unless~otherwise~noted.)$ ## Typical Operating Characteristics (continued) $(V_{DD}=3.3V,\ OV_{DD}=2.0V,\ GND=0,\ REFIN=REFOUT\ (internal\ reference),\ C_{REFOUT}=0.1\mu F,\ C_{L}\approx5pF$ at digital outputs, $V_{IN}=-0.5dBFS$ differential input, DCE = high, CLKTYP = high, PD = low, $G/\overline{T}=low,\ f_{CLK}=40MHz$ (50% duty cycle), $C_{REFP}=C_{REFN}=0.1\mu F$ to GND, $1\mu F$ in parallel with $10\mu F$ between REFP and REFN, $C_{COM}=0.1\mu F$ in parallel with $2.2\mu F$ to GND, $T_{A}=+25^{\circ}C$ , unless otherwise noted.) ## Typical Operating Characteristics (continued) $(V_{DD}=3.3V,~OV_{DD}=2.0V,~GND=0,~REFIN=REFOUT~(internal~reference),~C_{REFOUT}=0.1\mu F,~C_{L}\approx5pF$ at digital outputs, $V_{IN}=-0.5dBFS$ differential input, DCE = high, CLKTYP = high, PD = low, $G/\overline{T}=low,~f_{CLK}=40MHz~(50\%~duty~cycle),~C_{REFP}=C_{REFN}=0.1\mu F~to~GND,~1\mu F$ in parallel with 10 $\mu$ F between REFP and REFN, CCOM = 0.1 $\mu$ F in parallel with 2.2 $\mu$ F to GND, $T_{A}=+25^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference), C_{REFOUT} = 0.1 \mu F, C_{L} \approx 5 pF at digital outputs, V_{IN} = -0.5 dBFS differential input, DCE = high, CLKTYP = high, PD = low, G_{T} = low, f_{CLK} = 40 MHz (50% duty cycle), C_{REFP} = C_{REFN} = 0.1 \mu F to GND, 1 \mu F in parallel with 10 \mu F between REFP and REFN, C_{COM} = 0.1 \mu F in parallel with 2.2 \mu F to GND, T_{A} = +25 °C, unless otherwise noted.)$ ANALOG INPUT POWER (dBFS) ## Typical Operating Characteristics (continued) $(V_{DD}=3.3V,~OV_{DD}=2.0V,~GND=0,~REFIN=REFOUT~(internal~reference),~C_{REFOUT}=0.1\mu F,~C_{L}\approx 5pF~at~digital~outputs,~V_{IN}=-0.5dBFS~differential~input,~DCE=high,~CLKTYP=high,~PD=low,~G/\overline{T}=low,~f_{CLK}=40MHz~(50\%~duty~cycle),~C_{REFP}=C_{REFN}=0.1\mu F~to~GND,~1\mu F~to~GND,~1\mu F~to~GND,~T_{A}=+25^{\circ}C,~unless~otherwise~noted.)$ SIGNAL-TO-NOISE RATIO vs. CLOCK DUTY CYCLE # SIGNAL-TO-NOISE + DISTORTION vs. CLOCK DUTY CYCLE ## TOTAL HARMONIC DISTORTION ## SPURIOUS-FREE DYNAMIC RANGE vs. CLOCK DUTY CYCLE ## Typical Operating Characteristics (continued) $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference), C_{REFOUT} = 0.1 \mu F, C_{L} \approx 5 pF at digital outputs, V_{IN} = -0.5 dBFS differential input, DCE = high, CLKTYP = high, PD = low, G_{T} = low, f_{CLK} = 40 MHz (50% duty cycle), C_{REFP} = C_{REFN} = 0.1 \mu F to GND, 1 \mu F in parallel with 10 \mu F between REFP and REFN, C_{COM} = 0.1 \mu F in parallel with 2.2 \mu F to GND, T_{A} = +25 °C, unless otherwise noted.)$ # SIGNAL-TO-NOISE RATIO vs. Analog Power-Input Voltage # SIGNAL-TO-NOISE + DISTORTION vs. ANALOG POWER-INPUT VOLTAGE # TOTAL HARMONIC DISTORTION vs. analog power-input voltage ## SPURIOUS-FREE DYNAMIC RANGE vs. Analog Power-Input Voltage # ANALOG POWER DISSIPATION vs. Analog power-input voltage ## Typical Operating Characteristics (continued) $(V_{DD}=3.3V,~OV_{DD}=2.0V,~GND=0,~REFIN=REFOUT~(internal~reference),~C_{REFOUT}=0.1\mu F,~C_{L}\approx 5pF~at~digital~outputs,~V_{IN}=-0.5dBFS~differential~input,~DCE=high,~CLKTYP=high,~PD=low,~G/\overline{T}=low,~f_{CLK}=40MHz~(50\%~duty~cycle),~C_{REFP}=C_{REFN}=0.1\mu F~to~GND,~1\mu F~to~GND,~1\mu F~to~GND,~T_{A}=+25^{\circ}C,~unless~otherwise~noted.)$ ## **Typical Operating Characteristics (continued)** $(V_{DD}=3.3V,\ OV_{DD}=2.0V,\ GND=0,\ REFIN=REFOUT\ (internal\ reference),\ C_{REFOUT}=0.1\mu F,\ C_{L}\approx 5pF\ at\ digital\ outputs,\ V_{IN}=-0.5dBFS\ differential\ input,\ DCE=high,\ CLKTYP=high,\ PD=low,\ G/\overline{T}=low,\ f_{CLK}=40MHz\ (50\%\ duty\ cycle),\ C_{REFP}=C_{REFN}=0.1\mu F\ to\ GND,\ 1\mu F\ in\ parallel\ with\ 10\mu F\ between\ REFP\ and\ REFN,\ C_{COM}=0.1\mu F\ in\ parallel\ with\ 2.2\mu F\ to\ GND,\ T_{A}=+25^{\circ}C,\ unless\ otherwise\ noted.)$ ## **Pin Description** | PIN | NAME | FUNCTION | |--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | REFP | Positive Reference I/O. Conversion range is ±(V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass REFP to GND with a 0.1µF capacitor. Connect a 1µF capacitor in parallel with a 10µF capacitor between REFP and REFN. | | 2 | REFN | Negative Reference I/O. Conversion range is ±(V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass REFN to GND with a 0.1µF capacitor. Connect a 1µF capacitor in parallel with a 10µF capacitor between REFP and REFN. | | 3 | COM | Common-Mode Voltage I/O. Bypass COM to GND with a ≥2.2µF capacitor in parallel with a 0.1µF capacitor. | | 4, 7, 16, 35 | GND | Ground. Connect all ground pins and the EP together. | | 5 | INP | Positive Analog Input. For single-ended input operation, connect signal source to INP and connect INN to COM. For differential operation, connect the input signal between INP and INN. | | 6 | INN | Negative Analog Input. For single-ended input operation, connect INN to COM. For differential operation, connect the input signal between INP and INN. | | 8 | DCE | Duty-Cycle Equalizer Input. Connect DCE low (GND) to disable the internal duty-cycle equalizer. Connect DCE high (OV <sub>DD</sub> or DV <sub>DD</sub> ) to enable the internal duty-cycle equalizer. | | 9 | CLKN | Negative Clock Input. In differential clock input mode (CLKTYP = OV <sub>DD</sub> or V <sub>DD</sub> ), connect the clock signal between CLKP and CLKN. In single-ended clock mode (CLKTYP = GND), apply the clock signal to CLKP and tie CLKN to GND. | | 10 | CLKP | Positive Clock Input. In differential clock input mode (CLKTYP = OV <sub>DD</sub> or V <sub>DD</sub> ), connect the differential clock signal between CLKP and CLKN. In single-ended clock mode (CLKTYP = GND), apply the single-ended clock signal to CLKP and connect CLKN to GND. | ## \_\_\_\_\_Pin Description (continued) | PIN | NAME | FUNCTION | |-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | CLKTYP | Clock Type Definition Input. Connect CLKTYP to GND to define the single-ended clock input. Connect CLKTYP to OV <sub>DD</sub> or V <sub>DD</sub> to define the differential clock input. | | 12–15, 36 | V <sub>DD</sub> | Analog Power Input. Connect V <sub>DD</sub> to a 3.0V to 3.6V power supply. Bypass V <sub>DD</sub> to GND with a parallel capacitor combination of ≥2.2µF and 0.1µF. Connect all V <sub>DD</sub> pins to the same potential. | | 17, 34 | OV <sub>DD</sub> | Output Driver Power Input. Connect $OV_{DD}$ to a 1.7V to $V_{DD}$ power supply. Bypass $OV_{DD}$ to GND with a parallel capacitor combination of $\geq$ 2.2 $\mu$ F and 0.1 $\mu$ F. | | 18 | DOR | Data Out-of-Range Indicator. The DOR digital output indicates when the analog input voltage is out of range. When DOR is high, the analog input is beyond its full-scale range. When DOR is low, the analog input is within its full-scale range. | | 19 | D11 | CMOS Digital Output, Bit 11 (MSB) | | 20 | D10 | CMOS Digital Output, Bit 10 | | 21 | D9 | CMOS Digital Output, Bit 9 | | 22 | D8 | CMOS Digital Output, Bit 8 | | 23 | D7 | CMOS Digital Output, Bit 7 | | 24 | D6 | CMOS Digital Output, Bit 6 | | 25 | D5 | CMOS Digital Output, Bit 5 | | 26 | D4 | CMOS Digital Output, Bit 4 | | 27 | D3 | CMOS Digital Output, Bit 3 | | 28 | D2 | CMOS Digital Output, Bit 2 | | 29 | D1 | CMOS Digital Output, Bit 1 | | 30 | D0 | CMOS Digital Output, Bit 0 (LSB) | | 31, 32 | I.C. | Internally Connected. Leave I.C. unconnected. | | 33 | DAV | Data Valid Output. The DAV is a single-ended version of the input clock that is compensated to correct for any input clock duty-cycle variations. The MAX1211 evaluation kit (MAX1211EVKIT) utilizes DAV to latch data (D0–D11) into external back-end digital circuitry. | | 37 | PD | Power-Down Input. Force PD high for power-down mode. Force PD low for normal operation. | | 38 | REFOUT | Internal Reference Voltage Output. For internal reference operation, connect REFOUT directly to REFIN or use a resistive-divider from REFOUT to set the voltage at REFIN. Bypass REFOUT to GND with a ≥0.1µF capacitor. | | 39 | REFIN | Reference Input. V <sub>REFIN</sub> = 2 x (V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass REFIN to GND with a ≥0.1µF capacitor. | | 40 | G/T | Output Format Select Input. Connect $G/\overline{I}$ to GND for the two's complement digital output format. Connect $G/\overline{I}$ to $OV_{DD}$ or $V_{DD}$ for the Gray code digital output format. | | _ | EP | Exposed Paddle. EP is internally connected to GND. Externally connect EP to GND to achieve specified performance. | ### **Detailed Description** The MAX1206 uses a 10-stage, fully differential, pipelined architecture (Figure 1) that allows for high-speed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half clock cycle. From input to output, the total clock-cycle latency is 8.5 clock cycles. Each pipeline converter stage converts its input voltage into a digital output code. At every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed along to the next pipeline stage. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. Figure 2 shows the MAX1206 functional diagram. ### Input Track-and-Hold (T/H) Circuit Figure 3 displays a simplified functional diagram of the input T/H circuits. In track mode, switches S1, S2a, S2b, S4a, S4b, S5a, and S5b are closed. The fully differential circuits sample the input signals onto the two capacitors (C2a and C2b) through switches S4a and S4b. S2a and S2b set the common mode for the operational transconductance amplifier (OTA), and open simultaneously with S1, sampling the input waveform. Switches S4a, S4b, S5a, and S5b are then opened before switches S3a and S3b connect capacitors C1a and C1b to the output of the amplifier and switch S4c is closed. The resulting differential voltages are held on capacitors C2a and C2b. The amplifiers charge capacitors C1a and C1b to the same values originally held on Figure 1. Pipeline Architecture—Stage Blocks C2a and C2b. These values are then presented to the first-stage quantizers and isolate the pipelines from the fast-changing inputs. The wide input-bandwidth T/H amplifier allows the MAX1206 to track and sample/hold analog inputs of high frequencies well beyond Nyquist. Analog input INP to INN can be driven either differentially or single ended. For differential inputs, balance the input impedance of INP and INN and set the common-mode voltage to midsupply (VDD / 2) for optimum performance. Figure 2. Functional Diagram Figure 3. Internal T/H Circuit #### **Table 1. Reference Modes** | VREFIN | REFERENCE MODE | |-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35% V <sub>REFOUT</sub> to 100% V <sub>REFOUT</sub> | Internal reference mode. REFIN is driven by REFOUT either through a direct short or a resistive divider. V <sub>COM</sub> = V <sub>DD</sub> / 2, V <sub>REFP</sub> = V <sub>DD</sub> / 2 + V <sub>REFIN</sub> / 4, and V <sub>REFN</sub> = V <sub>DD</sub> / 2 - V <sub>REFIN</sub> / 4. | | 0.7V to 2.3V | <b>Buffered external reference mode</b> . An external 0.7V to 2.3V reference voltage is applied to REFIN. V <sub>COM</sub> = V <sub>DD</sub> / 2, V <sub>REFP</sub> = V <sub>DD</sub> / 2 + V <sub>REFIN</sub> / 4, and V <sub>REFN</sub> = V <sub>DD</sub> / 2 - V <sub>REFIN</sub> / 4. | | <0.5V | <b>Unbuffered external reference mode</b> . REFP, REFN, and COM are driven by external reference sources. V <sub>REF</sub> is the difference between the externally applied V <sub>REFP</sub> and V <sub>REFN</sub> . | ### Reference Output (REFOUT) An internal bandgap reference is the basis for all the internal voltages and bias currents used in the MAX1206. The power-down logic input (PD) enables and disables the reference circuit. REFOUT has approximately 17k $\Omega$ to GND when the MAX1206 is in power-down. The reference circuit requires 10ms to power up and settle when power is applied to the MAX1206 or when PD transitions from high to low. The internal bandgap reference and buffer generate REFOUT to be 2.048V with a +100ppm/°C temperature coefficient. Connect an external $\geq 0.1 \mu F$ bypass capacitor from REFOUT to GND for stability. REFOUT sources up to 1.4mA and sinks up to 100 $\mu$ A for external circuits with a load regulation of 35mV/mA. Short-circuit protection limits IREFOUT to a 2.1mA source current when shorted to GND and a 240 $\mu$ A sink current when shorted to VDD. ### Analog Inputs and Reference Configurations The MAX1206 full-scale analog input range is $\pm V_{REF}$ with a common-mode input range of $V_{DD}$ / $2 \pm 0.8V$ . $V_{REF}$ is the difference between $V_{REFP}$ and $V_{REFN}$ . The MAX1206 provides three modes of reference operation. The voltage at REFIN ( $V_{REFIN}$ ) sets the reference operation mode (Table 1). To operate the MAX1206 with the internal reference, connect REFOUT to REFIN either with a direct short or through a resistive-divider. In this mode, COM, REFP, and REFN are low-impedance outputs with VCOM = VDD / 2, VREFP = VDD / 2 + VREFIN / 4, and VREFN = VDD / 2 - VREFIN / 4. The REFIN input impedance is very large (>50M $\Omega$ ). When driving REFIN through a resistive-divider, use resistances $\geq$ 10k $\Omega$ to avoid loading REFOUT. Buffered external reference mode is virtually identical to internal reference mode except that the reference source is derived from an external reference and not the MAX1206 REFOUT. In buffered external reference mode, apply a stable 0.7V to 2.3V source at REFIN. COM, REFP, and REFN are low-impedance outputs with $V_{COM} = V_{DD} / 2$ , $V_{REFP} = V_{DD} / 2 + V_{REFIN} / 4$ , and $V_{REFN} = V_{DD} / 2 - V_{REFIN} / 4$ . To operate the MAX1206 in unbuffered external reference mode, connect REFIN to GND. Connecting REFIN to GND deactivates the on-chip reference buffers for COM, REFP, and REFN. With their buffers deactivated, COM, REFP, and REFN inputs must be driven through separate, external reference sources. Drive V<sub>COM</sub> to V<sub>DD</sub> / 2 $\pm$ 5%, and drive REFP and REFN such that V<sub>COM</sub> = (V<sub>REFP</sub> + V<sub>REFN</sub>) / 2. The analog input range is $\pm$ (V<sub>REFP</sub> - V<sub>REFN</sub>). All three modes of reference operation require the same bypass capacitor combination. Bypass COM with a 0.1µF capacitor in parallel with a $\geq\!2.2\mu\text{F}$ capacitor to GND. Bypass REFP and REFN each with a 0.1µF capacitor to GND. Bypass REFP to REFN with a 1µF capacitor in parallel with a 10µF capacitor. Place the 1µF capacitor as close to the device as possible. Bypass REFIN and REFOUT to GND with a 0.1µF capacitor. For detailed circuit suggestions, see Figures 12 and 13. # Clock Input and Clock Control Lines (CLKP, CLKN, CLKTYP, DCE) The MAX1206 accepts both differential and single-ended clock inputs. For single-ended clock input operation, connect CLKTYP to GND, CLKN to GND, and drive CLKP with the external single-ended clock signal. For differential clock input operation, connect CLKTYP to OVDD or VDD and drive CLKP and CLKN with the external differential clock signal. To reduce clock jitter, the external single-ended clock must have sharp falling edges. Consider the clock input as an analog input and route it away from any other analog inputs and digital signal lines. CLKP and CLKN are high impedance when the MAX1206 is powered down (Figure 4). Low clock jitter is required for the specified SNR performance of the MAX1206. Analog input sampling occurs on the falling edge of the clock signal, requiring this edge to have the lowest possible jitter. Jitter limits the maximum SNR performance of any ADC according to the following relationship: $$SNR = 20 \times log \left( \frac{1}{2 \times \pi \times f_{lN} \times t_{J}} \right)$$ where f<sub>IN</sub> represents the analog input frequency and t<sub>J</sub> is the total system clock jitter. Clock jitter is especially critical for undersampling applications. For example, assuming that clock jitter is the only noise source, to obtain the specified 68.5dB of SNR with an input frequency of 20MHz, the system must have less than 3ps of clock jitter. ### **Clock Duty-Cycle Equalizer (DCE)** The MAX1206 clock duty-cycle equalizer allows for a wide 20% to 80% clock duty cycle when enabled (DCE = OVDD or VDD). When disabled (DCE = GND), the MAX1206 accepts a narrow 45% to 60% clock duty cycle. The clock duty-cycle equalizer uses a delay-locked loop to create internal timing signals that are duty-cycle independent. Due to this delay-locked loop, the MAX1206 requires approximately 100 clock cycles to acquire and lock to new clock frequencies. Disabling the clock duty-cycle equalizer reduces the analog supply current by 1.5mA. ### **System Timing Requirements** Figure 5 shows the relationship between the clock, analog inputs, DAV indicator, DOR indicator, and the resulting output data. The analog input is sampled on the falling edge of the clock signal and the resulting data appears at the digital outputs 8.5 clock cycles later. The DAV indicator is synchronized with the digital output and optimized for use in latching data into digital back-end circuitry. Alternatively, digital back-end circuitry can be latched with the falling edge of the clock. ### Data Valid Output (DAV) DAV is a single-ended version of the input clock (CLKP). The output data changes on the falling edge of DAV, and DAV rises once the output data is valid. The state of the duty-cycle equalizer input (DCE) changes the waveform at DAV. With the duty-cycle equalizer disabled (DCE low), the DAV signal is the inverse of the signal at CLKP delayed by 6.4ns. With the duty-cycle equalizer enabled (DCE high), the DAV signal has a fixed pulse width that is independent of CLKP. In either case, with DCE high or low, output data at D0-D11 and DOR are valid from 13.9ns before the Figure 4. Simplified Clock Input Circuit rising edge of DAV to 10.7ns after the rising edge of DAV, and the rising edge of DAV is synchronized to have a 6.4ns delay from the falling edge of CLKP. DAV is high impedance when the MAX1206 is in power-down (PD = high). DAV is capable of sinking and sourcing $600\mu\text{A}$ and has three times the drive strength of D0–D11 and DOR. DAV is typically used to latch the MAX1206 output data into an external back-end digital circuit. Keep the capacitive load on DAV as low as possible (<25pF) to avoid large digital currents feeding back into the analog portion of the MAX1206 and degrading its dynamic performance. An external buffer on DAV isolates it from heavy capacitive loads. Refer to the MAX1211 evaluation kit schematic for an example of DAV driving back-end digital circuitry through an external buffer. ### Data Out-of-Range Indicator (DOR) The DOR digital output indicates when the analog input voltage is out of range. When DOR is high, the analog input is out of range. When DOR is low, the analog input is within range. The valid differential input range is from (VREFP - VREFN) to (VREFN - VREFP). Signals outside this valid differential range cause DOR to assert high as shown in Table 2. **Table 2. Output Codes vs. Input Voltage** | | RAY CODE<br>JTPUT CODE<br>(G/T = 1) | | ٦ | V <sub>INP</sub> - V <sub>INN</sub><br>(V <sub>REFP</sub> = 2.162V) | | | | | |--------------------|-------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|---------------------------------------------|------------------------------------------------------------------|-------------------------------------| | BINARY<br>D11 → D0 | DOR | HEXADECIMAL<br>EQUIVALENT<br>OF<br>D11 → D0 | $\begin{array}{c} \text{DECIMAL} \\ \text{EQUIVALENT} \\ \text{OF} \\ \text{D11} \rightarrow \text{D0} \\ \text{(CODE}_{10}) \end{array}$ | BINARY<br>D11 → D0 | DOR | HEXADECIMAL<br>EQUIVALENT<br>OF<br>D11 → D0 | DECIMAL EQUIVALENT OF D11 $\rightarrow$ D0 (CODE <sub>10</sub> ) | V <sub>REFN</sub> = 1.138V | | 1000 0000 0000 | 1 | 0x800 | +4095 | 0111 1111 1111 | 1 | 0x7FF | +2047 | >+1.0235V<br>(DATA OUT OF<br>RANGE) | | 1000 0000 0000 | 0 | 0x800 | +4095 | 0111 1111 1111 | 0 | 0x7FF | +2047 | +1.0235V | | 1000 0000 0001 | 0 | 0x801 | +4094 | 0111 1111 1110 | 0 | 0x7FE | +2046 | +1.0230V | | 1100 0000 0011 | 0 | 0xC03 | +2050 | 0000 0000 0010 | 0 | 0x002 | +2 | +0.0010V | | 1100 0000 0001 | 0 | 0xC01 | +2049 | 0000 0000 0001 | 0 | 0x001 | +1 | +0.0005V | | 1100 0000 0000 | 0 | 0xC00 | +2048 | 0000 0000 0000 | 0 | 0x000 | 0 | +0.0000V | | 0100 0000 0000 | 0 | 0x400 | +2047 | 1111 1111 1111 | 0 | 0xFFF | -1 | -0.0005V | | 0100 0000 0001 | 0 | 0x401 | +2046 | 1111 1111 1110 | 0 | 0xFFE | -2 | -0.0010V | | 0000 0000 0001 | 0 | 0x001 | +1 | 1000 0000 0001 | 0 | 0x801 | -2047 | -1.0235V | | 0000 0000 0000 | 0 | 0x000 | 0 | 1000 0000 0000 | 0 | 0x800 | -2048 | -1.0240V | | 0000 0000 0000 | 1 | 0x000 | 0 | 1000 0000 0000 | 1 | 0x800 | -2048 | <-1.0240V<br>(DATA OUT OF<br>RANGE) | Figure 5. System Timing Diagram 20 \_\_\_\_\_\_/N/X// DOR is synchronized with DAV and transitions along with output data D0–D11. There is an 8.5 clock-cycle latency in the DOR function just as with the output data (Figure 5). DOR is high impedance when the MAX1206 is in power-down (PD = high). DOR enters a high-impedance state within 10ns of the rising edge of PD and becomes active within 10ns of PD's falling edge. ## Digital Output Data (D0-D11), Output Format ( $G/\overline{I}$ ) The MAX1206 provides a 12-bit, parallel, tri-state output bus. D0–D11 and DOR update on the falling edge of DAV and are valid on the rising edge of DAV. The MAX1206 output data format is either Gray code or two's complement, depending on the logic input $G/\overline{T}$ . With $G/\overline{T}$ high, the output data format is Gray code. With $G/\overline{T}$ low, the output data format is two's complement. See Figure 8 for a binary-to-Gray and Gray-to-binary code-conversion example. The following equations, Table 2, Figure 6, and Figure 8 define the relationship between the digital output and the analog input: $$V_{INP} - V_{INN} = (V_{REFP} - V_{REFN}) \times 2 \times \frac{CODE_{10} - 2048}{4096}$$ for Gray code ( $G/\overline{T} = 1$ ). $$V_{INP} - V_{INN} = (V_{REFP} - V_{REFN}) \times 2 \times \frac{CODE_{10}}{4096}$$ for two's complement $(G/\overline{T} = 0)$ . where $\mbox{CODE}_{10}$ is the decimal equivalent of the digital output code as shown in Table 2. The digital outputs D0–D11 are high impedance when the MAX1206 is in power-down (PD = high). D0–D11 go high impedance within 10ns of the rising edge of PD and become active within 10ns of PD's falling edge. Keep the capacitive load on the MAX1206 digital outputs D0–D11 as low as possible (<15pF) to avoid large digital currents feeding back into the analog portion of the MAX1206 and degrading its dynamic performance. The addition of external digital buffers on the digital outputs isolate the MAX1206 from heavy capacitive loads. To improve the dynamic performance of the MAX1206, add 220 $\Omega$ resistors in series with the digital outputs close to the MAX1206. Refer to the MAX1211 evaluation kit schematic for an example of the digital outputs driving a digital buffer through 220 $\Omega$ series resistors. #### **Power-Down Input (PD)** The MAX1206 has two power modes that are controlled with the power-down digital input (PD). With PD low, the Figure 6. Two's Complement Transfer Function $(G/\overline{T} = 0)$ Figure 7. Gray Code Transfer Function ( $G/\overline{T} = 1$ ) MAX1206 is in its normal operating mode. With PD high, the MAX1206 is in power-down mode. Figure 8. Binary-to-Gray and Gray-to-Binary Code Conversion The power-down mode allows the MAX1206 to efficiently use power by transitioning to a low-power state when conversions are not required. Additionally, the MAX1206 parallel output bus goes high impedance in power-down mode, allowing other devices on the bus to be accessed. In power-down mode, all internal circuits are off, the analog supply current reduces to 0.045 mA, and the digital supply current reduces to $6 \mu A$ . The following list shows the state of the analog inputs and digital outputs in power-down mode: - INP, INN analog inputs are disconnected from the internal input amplifier (Figure 3). - REFOUT has approximately 17kΩ to GND. - REFP, COM, REFN go high impedance with respect to V<sub>DD</sub> and GND, but there is an internal 4kΩ resistor between REFP and COM, as well as an internal 4kΩ resistor between REFN and COM. - D0-D11, DOR, and DAV go high impedance. - CLKP, CLKN clock inputs go high impedance (Figure 4). The wake-up time from power-down mode is dominated by the time required to charge the capacitors at REFP, REFN, and COM. In internal reference mode and buffered external reference mode, the wake-up time is typically 10ms. When operating in the unbuffered external reference mode, the wake-up time is dependent on the external reference drivers. ## Applications Information #### **Using Transformer Coupling** In general, the MAX1206 provides better SFDR and THD with fully differential input signals than single-ended input drive. In differential input mode, even-order harmonics are lower as both inputs are balanced, and each of the ADC inputs only requires half the signal swing compared to single-ended input mode. An RF transformer (Figure 9) provides an excellent solution to convert a single-ended input source signal to a fully differential signal, required by the MAX1206 for optimum performance. Connecting the center tap of the transformer to COM provides a V<sub>DD</sub> / 2 DC level shift to the input. Although a 1:1 transformer is shown, a step-up transformer can be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, can also improve the overall distortion. The configuration of Figure 9 is good for input frequencies up to Nyquist (f<sub>CLK</sub> / 2). The circuit of Figure 10 converts a single-ended input signal to fully differential just as in Figure 9. However, Figure 9. Transformer-Coupled Input Drive for Input Frequencies Up to Nyquist Figure 10 utilizes an additional transformer to improve the common-mode rejection, allowing high-frequency signals beyond the Nyquist frequency. The two sets of $49.9\Omega$ termination resistors provide an equivalent $50\Omega$ termination to the signal source. The second set of termination resistors connects to COM, providing the correct input common-mode voltage. Two $0\Omega$ resistors in series with the analog inputs allow high IF input frequencies. These $0\Omega$ resistors can be replaced with low-value resistors to limit the input bandwidth. ### Single-Ended AC-Coupled Input Signal Figure 11 shows an AC-coupled, single-ended input application. The MAX4108 provides high speed, high bandwidth, low noise, and low distortion to maintain the input signal integrity. # **Buffered External Reference Drives Multiple ADCs** The buffered external reference mode allows for more control over the MAX1206 reference voltage and allows multiple converters to use a common reference. The REFIN input impedance is $>50M\Omega$ . Figure 12 shows the MAX6062 precision bandgap reference used as a common reference for multiple converters. The 2.048V output of the MAX6062 passes through a one-pole 10Hz lowpass filter to the MAX4250. The MAX4250 buffers the 2.048V reference before its Figure 10. Transformer-Coupled Input Drive for Input Frequencies Beyond Nyquist output is applied to the REFIN input of the MAX1206. The MAX4250 provides a low offset voltage (for high gain accuracy) and a low noise level. ### Unbuffered External Reference Drives Multiple ADCs The unbuffered external reference mode allows for precise control over the MAX1206 reference and allows multiple converters to use a common reference. Connecting REFIN to GND disables the internal reference, allowing REFP, REFN, and COM to be driven directly by a set of external reference sources. Figure 13 shows the MAX6066 precision bandgap reference used as a common reference for multiple converters. The 2.500V output of the MAX6066 is followed by a 10Hz lowpass filter and precision voltage-divider. The MAX4254 buffers the taps of this divider to provide the +2.000V, +1.500V, and +1.000V sources to drive REFP, REFN, and COM. The MAX4254 provides a low offset voltage and low noise level. The individual voltage followers are connected to 10Hz lowpass filters, which filter both the reference voltage and amplifier noise to a level of $3\text{nV}/\sqrt{\text{Hz}}$ . The 2.000V and 1.000V reference voltages set the differential full-scale range of the associated ADCs at $\pm 1.000\text{V}$ . The common power supply for all active components removes any concern regarding power-supply sequencing when powering up or down. With the outputs of the MAX4254 matching better than 0.1%, the buffers and subsequent lowpass support as many as 8 ADCs. ### Grounding, Bypassing, and Board Layout The MAX1206 requires high-speed board layout design techniques. Refer to the MAX1211 evaluation kit data sheet for a board layout reference. Locate all bypass capacitors as close to the device as possible, prefer- Figure 11. Single-Ended, AC-Coupled Input Drive ably on the same side as the ADC, using surface-mount devices for minimum inductance. Bypass $V_{DD}$ to GND with a 0.1µF ceramic capacitor in parallel with a 2.2µF ceramic capacitor. Bypass OV\_DD to GND with a 0.1µF ceramic capacitor in parallel with a 2.2µF ceramic capacitor. Multilayer boards with ample ground and power planes produce the highest level of signal integrity. All MAX1206 GNDs and the exposed backside paddle must be connected to the same ground plane. The MAX1206 relies on the exposed backside paddle connection for a low-inductance ground connection. Use mulitple vias to connect the top-side ground to the bottom-side ground. Isolate the ground plane from any noisy digital system ground planes such as a DSP or output buffer ground. Figure 12. External Buffered (MAX4250) Reference Drive Using a MAX6062 Bandgap Reference Route high-speed digital signal traces away from the sensitive analog traces. Keep all signal lines short and free of 90° turns. Ensure that the differential analog input network layout is symmetric and that all parasitics are balanced equally. Refer to the MAX1211 evaluation kit data sheet for an example of symmetric input layout. ### **Parameter Definitions** ### **Integral Nonlinearity (INL)** Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line is either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1206 are guaranteed by design using the best-straight-line fit method. Figure 13. External Unbuffered Reference Driving 8 ADCs with MAX4254 and MAX6066 Figure 14. T/H Aperture Timing ### **Differential Nonlinearity (DNL)** Differential nonlinearity is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. ### Offset Error Ideally, the midscale MAX1206 transition occurs at 0.5 LSB above midscale. The offset error is the amount of deviation between the measured transition point and the ideal transition point. #### **Gain Error** Ideally, the positive full-scale MAX1206 transition occurs at 1.5 LSB below positive full scale, and the negative full-scale transition occurs at 0.5 LSB above negative full scale. The gain error is the difference of the measured transition points minus the difference of the ideal transition points. ### **Aperture Jitter** Figure 14 depicts the aperture jitter (t<sub>AJ</sub>), which is the sample-to-sample variation in the aperture delay. ### **Aperture Delay** Aperture delay $(t_{AD})$ is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (Figure 14). #### **Overdrive Recovery Time** Overdrive recovery time is the time required for the ADC to recover from an input transient that exceeds the full-scale limits. The MAX1206 specifies overdrive recovery time using an input transient that exceeds the full-scale limits by $\pm 10\%$ . ### Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits): $$SNR_{dB[max]} = 6.02_{dB} \times N + 1.76_{dB}$$ In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first six harmonics (HD2–HD7), and the DC offset. ### Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to the RMS noise plus distortion. RMS noise plus distortion includes all spectral components to the Nyquist frequency, excluding the fundamental and the DC offset. ### **Effective Number of Bits (ENOB)** ENOB specifies the dynamic performance of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. ENOB for a full-scale sinusoidal input waveform is computed from: $$ENOB = \left(\frac{SINAD - 1.76}{6.02}\right)$$ #### **Total Harmonic Distortion (THD)** THD is the ratio of the RMS sum of the first six harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times log \left( \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2 + V_7^2}}{V_1} \right)$$ where $V_1$ is the fundamental amplitude, and $V_2$ through $V_7$ are the amplitudes of the 2nd- through 7th-order harmonics (HD2–HD7). # Single-Tone Spurious-Free Dynamic Range (SFDR) SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS amplitude of the next-largest spurious component, excluding DC offset. # Two-Tone Spurious-Free Dynamic Range (SFDRTT) SFDR<sub>TT</sub> represents the ratio, expressed in decibels, of the RMS amplitude of either input tone to the RMS amplitude of the next-largest spurious component in the spectrum, excluding DC offset. This spurious component can occur anywhere in the spectrum up to Nyquist and is usually an intermodulation product or a harmonic. ### Intermodulation Distortion (IMD) IMD is the ratio of the RMS sum of the intermodulation products to the RMS sum of the two fundamental input tones. This is expressed as: IMD = 20 x log $$\left( \frac{\sqrt{V_{IMP1}^2 + V_{IMP2}^2 + \bullet \bullet \bullet + V_{IMPn}^2}}{\sqrt{V_1^2 + V_2^2}} \right)$$ The fundamental input tone amplitudes ( $V_1$ and $V_2$ ) are at -7dBFS. Fourteen intermodulation products ( $V_{IMP}$ ) are used in the MAX1206 calculation. The intermodulation products are the amplitudes of the output spectrum at the following frequencies: - 2nd-order intermodulation products: f1 + f2, f2 f1 - 3rd-order intermodulation products: 2 x f1 f2, 2 x f2 f1, 2 x f1 + f2, 2 x f2 + f1 - 4th-order intermodulation products: 3 x f1 f2, 3 x f2 - f1, 3 x f1 + f2, 3 x f2 + f1 - 5th-order intermodulation products: 3 x f1 2 x f2, 3 x f2 2 x f1, 3 x f1 + 2 x f2, 3 x f2 + 2 x f1 #### 3rd-Order Intermodulation (IM3) IM3 is the total power of the 3rd-order intermodulation products to the Nyquist frequency relative to the total input power of the two input tones f1 and f2. The individual input tone levels are at -7dBFS. The 3rd-order ## **Pin Configuration** intermodulation products are $2 \times f1 - f2$ , $2 \times f2 - f1$ , $2 \times f1 + f2$ , $2 \times f2 + f1$ . ## \_Chip Information TRANSISTOR COUNT: 18,700 PROCESS: CMOS ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) Note: For the MAX1206 exposed pad variations, the package code is T4066-3. | I | COMMON DIMENSIONS | | | | | | | | | | EXPOSED PAD VARIATIONS | | | | | | | | |-----------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|-----------------------------|--------------------|---------------------------------|----------------------------------|------------------------------|------|------|------|------|------|-------|----| | PKG. | 36L 6x6 | | 40L 6x6 | | | 48L 6x6 | | | | PKG. | D2 | | | E2 | | | BONDS | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MN. | NOM. | MAX. | | CODES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.60 | 0.70 | 0.75 | 0.80 | | T3666-1 | 3,60 | 3.70 | 3.80 | 3,60 | 3.70 | 3.80 | N | | M | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | - | 0.05 | | T3666-2 | 3,60 | 3.70 | 3.B0 | 3,60 | 3.70 | 3,80 | YE | | A2 | 0.20 REF. | | 0.20 REF. | | 0.20 REF. | | | | T3666-3 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | N | | | | b | 0.20 | 0.25 | D.3D | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | T4066-1 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4,20 | ١ | | D | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | | T4066-2 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4,20 | Y | | Ε | 5,90 | 6.DD | 6.10 | 5,90 | 6,00 | 6.10 | 5,90 | 6.00 | 6,10 | | T4066-3 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | ۲ | | e | _ | 0.50 BSC | | _ | 0.50 BSC | <del></del> | _ | 0.40 BSC | _ | | T4066-4 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | _ | | k | 0.25 | - | - | 0.25 | - | - | 0.25 | 0.35 | 0.45 | | T4066-5 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | | | L | 0.45 | 0.55 | D.65 | 0.30 | 0.40 | 0.50 | 0.40 | 0.50 | 0.60 | | T4866-1 | 4.20 | 4.30 | 4.40 | 4.20 | 4.30 | 4.40 | - | | LI | - | - | - | - | | - | 0.30 | 0.40 | 0.50 | | | | | | | | | | | N | 36 | | 40 | | | 48<br>12 | | | | | | | | | | | | | | ND | 9 | | | 10 | | | | | | | | | | | | | | | | | | | | - | | | - | | _ | | | | | | | | | | | NE<br>JEDEC | | 9<br>WJJD-1 | | | 10<br>WJJD-2 | | | 12 | | | | | | | | | | | | NE<br>JEDEC | | 9<br>WWD-1 | | | 10<br>WWD-2 | | | 12 - | | | | | | | | | | | | NE | SIONS | 9<br>WJJD-1<br>TOLERA<br>ARE IN M | IILLIMET | ERS. AN | 10<br>WWD-2 | | | 12 - | | | | | | | | | | | | NE JEDEC S: IMENSION L DIMEN IS THE TO HE TERMI PP-012. D | SIONS /<br>OTAL N<br>INAL #1<br>DETAILS | TOLERAL ARE IN M UMBER ( IDENTIF | IILLIMET<br>OF TERM<br>IER AND<br>MINAL# | ERS. AN<br>IINALS.<br>TERMIN<br>1 IDENT | MUND-2 M TO AS IGLES A NAL NUM | RE IN DE | CONVE | 12<br>-<br>NTION S | BE LOCA | ATED WIT | | 1 | | | | | | | | NE JEDEC S: IMMENSION LL DIMEN IS THE TI HE TERMI PP-012. C ONE INDIC | SIONS / OTAL NI INAL #1 DETAILS CATED. | TOLERAL ARE IN M UMBER ( IDENTIF S OF TER THE TEF LIES TO | IILLIMET<br>OF TERM<br>IER AND<br>IMINAL #<br>RMINAL # | ERS. AN<br>IINALS.<br>TERMIN<br>1 IDENT<br>#1 IDENT | M TO AS<br>IGLES A<br>NAL NUM<br>IFIER AF | RE IN DE<br>IBERING<br>RE OPTIC<br>IAY BE EI | CONVE<br>DNAL, BI | 12<br>-<br>NTION S | BE LOCA<br>OR MARKE | ATED WIT | HIN THE<br>IRE. | 1 | | | | | | | | NE<br>JEDEC<br>SS:<br>DIMENSION<br>ALL DIMEN | SIONS / OTAL NI INAL #1 DETAILS CATED. N b APPI MINAL T | TOLERAL ARE IN M UMBER ( IDENTIFE OF TER THE TEF LIES TO | IILLIMET OF TERM IER AND MINAL # RMINAL # | ERS. AN<br>IINALS.<br>TERMIN<br>1 IDENT<br>1 IDENT | M TO AS<br>MGLES A<br>MAL NUM<br>IFIER AF<br>FIFIER M | RE IN DE<br>IBERING<br>RE OPTIC<br>IAY BE EI<br>AND IS I | CONVE<br>DNAL, BI<br>THER A | ntion s | BE LOCA<br>OR MARKE<br>WEEN 0.2 | ATED WIT<br>ED FEATU<br>5 mm ANE | HIN THE<br>IRE.<br>0 0.30 mm | 1 | | | | | | | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 9. DRAWING CONFORMS TO JEDEC MO220. EXCEPT FOR 0.4mm LEAD PITCH PACKAGE T4866-1 10. WARPAGE SHALL NOT EXCEED 0.10 mm. 21-0141 E 2/2