**Features** ## Complete, 8-Channel, 12-Bit **Data-Acquisition Systems** ### **General Description** The MAX180/MAX181 are complete 12-bit Data Acquisition System (DAS) which combine 8/6-channel input multiplexer, high bandwidth Track-and-Hold (T/H), low-drift zener reference, and flexible microprocessor (µP) interface with high conversion speed and low power consumption. The MAX180/MAX181 can be configured by a µP for unipolar or bipolar conversions and single-ended or differential inputs. Both devices sample and digitize at 100kHz throughput rate and feature a fast 8- or 16-bit µP interface. The MAX180 has 8 analog input channels, while the MAX181 has 6. The multiplexer output of the MAX180 is fed directly into the Analog-to-Digital Converter (ADC) input. The MAX181 brings out both the multiplexer output and ADC input to separate pins, allowing a programmable gain amplifier to be inserted between the MUX and the ADC. The systems allow the user to choose between an internal or an external reference. Futhermore, the internal reference value and the offset can be adjusted, allowing the overall system gain and offset errors to be nulled. The multiplexer has high impedance inputs, simplifying analoa drive requirements. ## **Applications** High-Speed Servo Loops Digital-Signal Processing High-Accuracy Process Control **Automatic Testing Systems** ### 12-Bit Resolution, ±1/2LSB Linearity - 8-Channel Multiplexed Inputs (MAX180) - Single-Ended 1-of-6 Multiplexer (MAX181) - Built-In Track-and-Hold - ♦ 100kHz Sampling Rate - ◆ DC and Dynamically Tested - ♦ Internal 25ppm/°C Voltage Reference - ♦ Each Channel Configurable for Unipolar (0V to +5V) or Bipolar (-2.5V to +2.5V) Input Range - Each Channel Configurable for Single-Ended or **Differential Inputs** - Fast 8-/16-Bit uP Interface - +5V and -12V to -15V Supply Operation - ◆ 110mW Power Consumption ## **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | ERROR<br>(LSBs) | |------------|--------------|----------------|-----------------| | MAX180ACPL | 0°C to +70°C | 40 Plastic DIP | ±1/2 | | MAX180BCPL | 0°C to +70°C | 40 Plastic DIP | ±1 | | MAX180CCPL | 0°C to +70°C | 40 Plastic DIP | ±1_ | | MAX180ACQH | 0°C to +70°C | 44 PLCC | ±1/2 | | MAX180BCQH | 0°C to +70°C | 44 PLCC | ±1 | Ordering information continued on last page. ## **Block Diagram** ## Pin Configurations Maxim Integrated Products 7-111 JULIIXIJUL. #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to DGND | Continuous Power Dissipation (any package) | |-----------------------------------------------------|---------------------------------------------| | Vss to DGND0.3V, -17V | to +70°C | | AGND to DGND0.3V, V <sub>DD</sub> + 0.3V | derates above +70°C by 10mW/°C | | AIN _, MUXOUT, ADCIN, REFADJ, | Operating Temperature Ranges: | | OFFADJ to REFIN0.3V, V <sub>DD</sub> + 0.3V | MAX18_C 0°C to +70°C | | REFIN to DGND +0.3V, Vss - 0.3V | MAX18_E40°C to +85°C | | CS, WR, RD, CLK, A2-A0, | MAX18 _MJL | | BIP, DIFF, HBEN to DGND0.3V, V <sub>DD</sub> + 0.3V | Storage Temperature Range65°C to +160°C | | BUSY, D0-D11 to DGND0.3V, V <sub>DD</sub> + 0.3V | Lead Temperature (soldering, 10 sec) +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** $(V_{DD} = +5V \pm 5\%, V_{SS} = -12V \pm 5\% \text{ or } -15V \pm 5\%, \text{REFIN} = -5V, \text{Internal Reference Mode, Bipolar Mode, Slow-Memory Mode (see text), } f_{CLK} = 1.6MHz external, MAX180/MAX181 all grades, TA = T_{MIN} to T_{MAX}, unless otherwise noted.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------------------|--------|-----------------------------------------------------------------------------------|-------|------|-----------------------------------------|--------|--| | ACCURACY (Note 2) | | | | | | | | | Resolution | N | | 12 | | | Bits | | | Integral Nonlinearity Error | INL | MAX18_A | | | ±1/2 | 100 | | | The grant form reality Error | 1111 | MAX18_B/C | | | ±1 | LSB | | | Differential Nonlinearity Error | DNL | Guaranteed monotonic over temperature | | | ±1 | LSB | | | Unipolar Offset Error (Note 3) | | | | ±1 | ±4 | LSB | | | Bipolar Offset Error (Note 3) | | | | ±1 | ±6 | LSB | | | Unipolar Gain Error | | | | ±2 | ±10 | LSB | | | Bipolar Gain Errror | | | | ±2 | ±15 | LSB | | | Gain-Error Tempco (Note 4) | | | | ±5 | | ppm/°C | | | Channel-to-Channel Matching | | | | ±1/4 | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | LSB | | | <b>DYNAMIC PERFORMANCE (No</b> | te 2) | | | | | | | | Signal-to-Noise +<br>Distortion Ratio | SINAD | 10kHz input signal, 100kHz sampling rate,<br>bipolar mode, T <sub>A</sub> = +25°C | 70 | | | dB | | | Total Harmonic Distortion (up to the 5th harmonic) | THD | 10kHz input signal, 100kHz sampling rate,<br>bipolar mode, TA = +25°C | | | -80 | dB | | | Spurious-Free Dynamic Range | SFDR | 10kHz input signal, 100kHz sampling rate, bipolar mode, TA = +25°C | 80 | | | dB | | | Full-Power Sampling Bandwidth | | In track mode, under-sampled waveform | | 6 | | MHz | | | Track-and-Hold Acquisition<br>Time (Note 5) | tACQ | | 1.875 | | | μs | | | | | Asynchronous hold mode Note 5 | 7.500 | | 8.125 | | | | Conversion Time | tCONV | ROM, Slow-Memory, and I/O Port Modes;<br>15-16 clock cycles | 9.375 | | 10.000 | μs | | | ANALOG INPUT | | 1 | | | | | | | Voltage Range | | AIN_, MUXOUT, and ADCIN | REFIN | | VDD | | | | Unipolar, Single-Ended Range | | AIN_ to AGND | 0 | | 5.0 | 7 | | | Unipolar, Differential Range | | AIN_+ to AIN | 0 | | 5.0 | ٧ | | | Bipolar, Single-Ended Range | | AIN_ to AGND | -2.5 | | 2.5 | | | | Bipolar, Differential Range | | AIN_+ to AIN | -2.5 | • | 2.5 | | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = +5V \pm 5\%, V_{SS} = -12V \pm 5\% \text{ or } -15V \pm 5\%, \text{ REFIN} = -5V, \text{ Internal Reference Mode, Bipolar Mode, Slow-Memory Mode (see text), fCLK} = 1.6MHz external, MAX180/MAX181 all grades, TA = TMIN to TMAX, unless otherwise noted.) (Note 1)$ | PARAMETER | SYMBOL | CONDITION | IS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|------------------|--------------------------------------------------|-------------------------------------------------------|-------|-------|----------|----------| | ANALOG INPUT (continued) | | | | | | | | | | | AIN_ , | MAX180 | | | ±1.0 | μA | | Input Current | | ADCIN, | MAX181 | | | ±0.1 | | | Mux-On Resistance | Ron | AIN_ = 2.5V, IMUXOUT = 1.25 | | | | 2 | kΩ | | Mux-On Leakage Current | lon | AIN_ = MUXOUT = ±5V, | MAX181 | | | ±100 | nA | | | IN (OFF) | $AIN_{} = \pm 5V$ , $V_{OUT} = \pm 5V$ , | MAX181 | | | ±100 | nA | | Mux-Off Leakage Current | IOUT (OFF) | $AIN_ = \pm 5V$ , $V_{OUT} = \pm 5V$ , | MAX181 | | | ±100 | | | (Alata E) | Civi | AIN_, ADCIN | | | 25 | 35 | рF | | Input Capacitance (Note 5) | CIN | MUXOUT | | | 35 | 45 | | | REFERENCE INPUT | | | | | | | | | Input Range (Note 5) | | | | -4.92 | -5.00 | -5.08 | V . | | Input Current | | | | | | -2 | mA | | Input Resistance | | | | 2.5 | | | kΩ | | REFERENCE OUTPUT | | | | | | | | | VREF Output Voltage | | T <sub>A</sub> = +25°C | | -4.98 | -5.00 | -5.02 | V | | | | MAX18_A/B | | | | 25_ | ppm/° | | VREF Output Tempco (Note 6) | | MAX18_C | | | 45 | <u> </u> | | | VREF Load Regulation (Note 7) | | $I_{OUT} = 0$ mA to 5mA, $T_A = +2$ | | 0.2 | 1.0 | mV/m | | | REFADJ, OFFADJ | | | | | | | | | Input Current | | VREFADJ, VOFFADJ = VDD to | REFIN | | | ±1 | μA | | Disable Threshold | | | 4.5 | | | V_ | | | REFADJ Adjustment Range | | REFIN < REFADJ < AGND | | ±60 | ±80 | | mV | | OFFADJ Adjustment Range | | REFIN < OFFADJ < AGND | | ±15 | ±25 | | LSB | | LOGIC INPUTS | | | | | | | | | EGGIO HA G.O | ., | MODE | | | | 0.5 | V | | Input Low Voltage | VIL | CS, RD, WR, CLK, A2-A0, D | IFF, BIP, HBEN | | | 0.8 | | | | | MODE | | 4.5 | | | - V | | Input High Voltage | V <sub>†H</sub> | CS, RD, WR, CLK, A2-A0, D | IFF, BIP, HBEN | 2.4 | | | <u> </u> | | Input Mid-Level Voltage | V <sub>MID</sub> | MODE | | 1.5 | | 3.5 | | | Input Floating Voltage | VFLT | MODE | | | 2.5 | | V | | Input Floating voltage | + "- | | T <sub>A</sub> = +25°C | | ±50 | ±100 | | | | | MODE | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | ±50 | ±100 | μΑ | | Input Current | IIN | CS, RD, WR, CLK, A2-A0, | T <sub>A</sub> = +25°C | | | ±1 | 4 | | | | DIFF, BIP, HBEN TA = TMIN to TMAX | | | | ±10 | <u> </u> | | 1 (Committee of (Nigto E) | CIN | | 1 | | | 15 | pF | | Input Capacitance (Note 5) | | | | | | | | | LOGIC OUTPUTS | VOL | D11-D0, BUSY, RDY, ISINK | = 1.6mA | | | 0.4 | V | | Output Low Voltage | | D11-D0, BUSY, RDY, ISOUR | | 4.0 | | | V | | Output High Voltage | VOH | D11-D0, V <sub>OUT</sub> = 0V to V <sub>DD</sub> | <u> </u> | | | ±10 | μА | | Floating State Leakage Current | ILKG | D11-D0, 4001 - 04 to 400 | | | | 15 | pF | | Floating State Output<br>Capacitance (Note 5) | Соит | | | | | | Pi | ## **ELECTRICAL CHARACTERISTICS (continued)** $(VDD = +5V \pm 5\%, VSS = -12V \pm 5\% \text{ or } -15V \pm 5\%, \text{REFIN} = -5V, \text{Internal Reference Mode, Bipolar Mode, Slow-Memory Mode (see text), fCLK = 1.6MHz external, MAX180/MAX181 all grades, TA = TMIN to TMAX, unless otherwise noted.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-----------------|------------------------------------------------------------------------------|--------|------|--------|-------| | POWER REQUIREMENTS | | | | | | | | Supply Voltage (Note 1) | V <sub>DD</sub> | | 4.75 | 5.00 | 5.25 | V | | Cuppy to ago (toto ty | V <sub>SS</sub> | | -11.40 | | -15.75 | V | | Supply Current | IDD | $V_{DD} = 5V$ | | 4.5 | 7.0 | - A | | - Cappiy Current | Iss | V <sub>SS</sub> = -12V | | 7.0 | 10.0 | mA | | Power Dissipation | PD | V <sub>DD</sub> = 5V, VSS = -15V | | 110 | 155 | mW | | • | | Input near FS, $V_{SS} = -12V$ , $V_{DD} = 4.75V$ to 5.25V | | ±1/2 | ±1 | | | Power-Supply Rejection, with Internal Reference | PSR | Input near FS, V <sub>DD</sub> = 5V,<br>V <sub>SS</sub> = -14.25V to -15.75V | | ±1/8 | ±1/2 | LSB | | | | Input near FS, V <sub>DD</sub> = 5V,<br>V <sub>SS</sub> = -11.4V to = -12.6V | | ±1/8 | ±1/2 | | #### **TIMING CHARACTERISTICS** (VDD = +5V, VSS = -12V, fCLK = 1.6MHz, Internal Reference Mode, TA = TMIN to TMAX, unless otherwise noted.) (Note 8) | PARAMETER | SYMBOL | COND | ITIONS | T <sub>A</sub><br>MIN | = +2<br>TYP | - | | X18_C/E<br>TYP MAX | 1 | AX18 | - | UNITS | |-----------------------------|-----------------|--------------------------|-------------|-----------------------|-------------|-----|-----|--------------------|-----|------|-----|-------| | CS to RD Setup time | t <sub>1</sub> | | Note 5 | 0 | | | 0 | | 0 | | | ns | | CS to RD Hold time | t <sub>2</sub> | | | 0 | | | 0 | | 0 | | | ns | | CS to WR Setup time | tз | | | 0 | | | 0 | | 0 | | | ns | | CS to WR Hold time | t4 | | Note 5 | 0 | | | 0 | | 0 | | | ns | | WR Low Pulse Width | t <sub>5</sub> | | | 120 | | | 120 | | 120 | | | ns | | WR High Pulse Width | t <sub>6</sub> | MODE = 0<br>or 1 | Note 5 | 200 | | | 200 | | 200 | | • | ns | | DATA IN to WR Setup Time | t <sub>7</sub> | | | 80 | | | 100 | | 120 | | | ns | | DATA IN to WR Hold Time | t <sub>8</sub> | | | 0 | | | 0 | | 0 | | | ns | | WR Rising to BUSY Delay | t <sub>9</sub> | C <sub>L</sub> = 50pF, N | MODE = 1 | | | 160 | | 180 | | | 200 | ns | | WR Falling to BUSY Delay | t <sub>10</sub> | C <sub>L</sub> = 50pF, N | AODE = open | | | 220 | | 260 | | | 280 | ns | | RD Low Pulse Width | t <sub>11</sub> | | | 100 | | | 130 | | 150 | | | ns | | RD High Pulse Width | t <sub>12</sub> | | Note 5 | 200 | | | 200 | | 200 | | | ns | | DATA IN to RD Setup Time | 113 | ***** | | 80 | | | 100 | | 120 | | | ns | | DATA IN to RD Hold Time | t14 | | | 0 | | | 0 | | 0 | | | ns | | RD to BUSY Fall Delay | t <sub>15</sub> | C <sub>L</sub> = 50pF | | | | 150 | | 170 | | | 200 | ns | | RD to Data out Valid | t16 | C <sub>L</sub> = 100pF | Note 9 | | 50 | 100 | | 130 | | | 150 | ns | | RD to Data out Three-State | t <sub>17</sub> | | Notes 9, 10 | | 30 | 50 | | 65 | | | 75 | ns | | HBEN to RD or WR Setup Time | t <sub>18</sub> | | | 80 | | | 100 | | 120 | | | ns | | HBEN to RD or WR Hold Time | t <sub>19</sub> | | | 0 | | | 0 | | 0 | | | ns | | CS to READY Fall Delay | t20 | C <sub>L</sub> = 50pF | | | | 110 | | 130 | | | 150 | ns | ## **TIMING CHARACTERISTICS (continued)** (VDD = +5V, VSS = -12V, fCLK = 1.6MHz, internal Reference Mode, TA = TMIN to TMAX, unless otherwise noted.) (Note 8) | | | | 710110 | TA | = +25°C | MA | X18_C | /E | M | 4X18_ | _M | UNITS | |---------------------------------------------------------------|-----------------|------------------------|--------|-----|---------|-----|-------|-----|-----|-------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | BUSY to Data Out Valid | t <sub>21</sub> | C <sub>L</sub> = 100pF | Note 9 | | 125 | | | 150 | | | 170 | ns_ | | CS, RD, or WR to CLK<br>Setup time for 15 clock<br>conversion | t <sub>22</sub> | | Note 5 | 220 | | 220 | | | 220 | | | ns | | CS, RD, or WR to CLK<br>Setup time for 16 clock<br>conversion | t23 | | Note 5 | 0 | | 0 | | | 0 | | | ns | Performance at power-supply tolerance limits guaranteed by power-supply rejection test. $V_{DD} = +5V$ , $V_{SS} = -15V$ , FS = +5V, REFIN = -5V. Note 2: Typical change over temperature is ±1LSB. Note 3: FS Tempco = $\Delta$ FS/ $\Delta$ T, where $\Delta$ FS is full-scale change from T<sub>A</sub> = +25°C to T<sub>MIN</sub> or to T<sub>MAX</sub>. Note 5: ReFIN TC = ΔREFIN/ΔT, where ΔI 3 is ruir-scale change from TA = +25°C to TMIN or to TMAX Note 7: ReFIN TC = ΔREFIN/ΔT, where ΔREFIN is reference voltage change from TA = +25°C to TMIN or to TMAX Note 7: Load current should remain constant during conversion. This current is in addition to the DAC input current. Note 8: All inputs are 0V to +5V swing with tr = tr = 5ns (10% to 90% of 5V) and timed from a voltage level of +1.6V. Note 9: It is and trained as the time required for an output to cross 0.8V or 2.4V. It is indefined as the time required for an output in Figure 2. Note 10: t<sub>17</sub> is defined as the time required for the data lines to change 0.5V when the circuit load is as shown in Figure 2. ## **Pin Description** | NAME | MA | X180 | | X181 | FUNCTION | |-----------------|-------|----------------|-------|----------------|------------------------------------------------------------------------| | NAME | DIP | PLCC | DIP | PLCC | | | AIN0-AIN5 | 1-6 | 2-7 | 1-6 | 2-7 | Analog Inputs to the mux: 0V to +5V unipolar, -2.5V to +2.5V bipolar | | AIN6-AIN7 | 7,8 | 8,9 | | | Analog Inputs to the mux: 0V to +5V unipolar, -2.5V to +2.5V bipolar | | MUXOUT | | | 7 | 8 | Muliplexer Output | | ADCIN | | | 8 | 9 | Analog Input to track-and-hold | | REFIN | 9 | 10 | 9 | 10 | Reference Input | | AGND | 10 | 11 | 10 | 11 | Analog Ground | | REFOUT | 11 | 13 | 11 | 13 | -5V Reference Output | | REFADJ | 12 | 14 | 12 | 14 | -5V Reference Adjust. Connect to VDD if not required. | | OFFADJ | 13 | 15 | 13 | 15 | Offset Adjust. Connect to V <sub>DD</sub> if not required. | | MODE | 14 | 16 | 14 | 16 | Interface Mode Select pin. | | Vss | 15 | 17 | 15 | 17 | Negative Supply: -15V or -12V | | D11-D8 | 16-19 | 18-21 | 16-19 | 18-21 | Three-State Data Outputs, MSB = D11 | | DGND | 20 | 22 | 20 | 22 | Digital Ground | | D7-D0 | 21-28 | 24-31 | 21-28 | 24-31 | Three-State Data Outputs, LSB = D0 | | CLKIN | 29 | 32 | 29 | 32 | Clock Input, TTL/CMOS compatible | | HBEN | 30 | 33 | 30 | 33 | High-Byte Enable Input | | BD | 31 | 35 | 31 | 35 | READ Input | | WR | 32 | 36 | 32 | 36 | WRITE Input (MODE = 1 or Open) READY Output (MODE = 0) | | CS | 33 | 37 | 33 | 37 | CHIP-SELECT Input | | BUSY | 34 | 38 | 34 | 38 | BUSY Output | | DIFF | 35 | 39 | 35 | 39 | Single-Ended Mode: DIFF = 0, Differential Mode: DIFF = 1 | | BIP | 36 | 40 | 36 | 40 | Unipolar Mode: BIP = 0, Bipolar Mode: BIP = 1 | | A0-A2 | 37-39 | 41-43 | 37-39 | 41-43 | Multiplexer Channel Address Input: A2 = MSB, A0 = LSB | | V <sub>DD</sub> | 40 | 44 | 40 | 44 | Positive Supply: +5V Input (substrate connected to VDD) | | N.C. | | 1,12,<br>23,34 | | 1,12,<br>23,34 | No Connect. No internal connection. Leave pin open or connect to AGND. | Figure 1. Load Circuits for Access Time ## A/D Converter Operation The MAX180/MAX181 use successive approximation and input track-and-hold (T/H) circuitry to convert an analog signal to a series of 12-bit digital output codes. The control logic interfaces easily to uPs, requiring only a few passive components for most applications. The T/H does not require an external capacitor. Figure 3 shows the MAX180 typical operating circuit. ### Starting a Conversion Regardless of the mode or interface selected, the following sequence occurs once conversion is started: - The data inputs that configure the data-acquisition system (DAS) latch, and the interface signals the μP that a conversion has started. - The mux directs the selected input signal to the T/H input. - A fixed time delay allows the T/H to acquire the signal. In all modes except asynchronous hold, this delay is 3 clock cycles. In asynchronous hold, the μP controls this delay. - The T/H switches to hold mode. The T/H output delivers a stable, single-ended sample of the input signal to the A/D input. - The successive approximation cycle begins. The ADC tests and sets each of the 12 bits in turn, from most to least significant. Bit decisions occur on the CLKIN falling edges, for a total of 12 clock cycles. - Output data is latched by the output registers, and the interface signals the μP that conversion is complete and data is available. Figure 2. Load Circuits for Bus-Relinquish Time Figure 3. MAX180 Typical Operating Circuit ## Analog Input - Track-and-Hold Figure 4 shows the equivalent input circuit, illustrating the sampling architecture of the ADC's analog comparator. The input capacitance acts as the hold capacitor and is charged by the input signal with every A/D conversion. The capacitance is charged through an internal $1k\Omega$ resistor in series with the input. Note: Figure 4's switches represents both the mux and hold switches. Figure 4. Equivalent Input Circuit When in single-ended input mode and between conversions (BUSY = High), the selected analog input is connected to the hold capacitor (track mode). When a conversion starts, CHOLD disconnects from the + T/H input, thus sampling the input (see "Digital Interface" section for percise T/H timing). When the switch closes at conversion end, CHOLD reconnects to the input and charges to the input signal. The loading effect of the analog inputs on the signal is such that a high-speed input buffer is usually NOT needed because the ADC disconnects from the input during the actual conversion. The previous explanation applies for the differential input mode if "input" is replaced by AIN+ and "analog ground" is replaced by AIN-. In the differential input mode, A0-A2 select the input channel pairs (Table 1). Only the signal side of the input channel is held by the T/H; the return side must remain stable within ±0.5LSB (±0.1LSB for best results) during the conversion. For example, a commonmode signal of 0.33Vp-p at 60Hz results in a maximum error of 0.5LSB. The T/H starts tracking when the ADC is deselected (BUSY = High). Hold mode begins 3 clock cycles after a conversion is initiated in all but the Asynchronous Hold Mode. Variation in hold-mode delay from one conversion to the next (aperture jitter) is less than 100ps. Figures 7-11 detail the T/H and interface timing for the various interface modes. The time required for the T/H to acquire an input signal is a function of how quickly the input capacitance is charged. If the input source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. Acquisition time is calculated by: $t_{ACQ}=10(R_S+R_{IN})20pF$ (but never less than 1.875 $\mu$ s) where $R_{IN}=1k\Omega$ , and $R_S=$ source impedance of the input signal. ### Input Bandwidth The A/D's input tracking circuitry is excellent for tracking large signals and wide bandwidths and does not exhibit the slew-rate limitations of many other ADC T/Hs. The MAX180/MAX181 T/H's full-power bandwidth is typically 6MHz; this allows the measurement of periodic signals with bandwidths exceeding the ADC's sample rate (100kHz) using under-sampling techniques. Important note: If under-sampling is used to measure high-frequency signals, take special care to avoid aliasing errors. Without adequate input filtering, high-frequency noise could be aliased into the measurement band. #### Reference The MAX180/MAX181 operate with either the internal reference or an external -5V reference. In both cases, REFIN must be bypassed to AGND with a 47µF electrolytic capacitor in parallel with a 0.1µF ceramic capacitor to minimize noise and maintain a low impedance at high frequencies. REFIN is connected directly to the internal DAC, and the current load varies between 0mA and 1mA during conversion. #### Internal Reference The internal reference is buffered through an amplifier whose output connects to REFOUT. To operate the MAX180/MAX181 with the internal reference, connect REFIN to REFOUT. Do not connect a resistor between the bypass capacitors and REFIN. The reference buffer amplifier can sink 5mA for external loads. Adjust the reference output at REFADJ (Figure 14). #### External Reference With a -5V external reference, bypass REFIN to AGND with a $47\mu F$ electrolytic capacitor in parallel with a $0.1\mu F$ ceramic capacitor. The reference source impedance must be less than $0.2\Omega$ and must be able to sink the internal DAC load of 1mA. Connect REFOUT to Vss and REFADJ to VDD to prevent noise. If REFIN is driven above AGND during power sequencing, latchup can occur. Connect a Schottky clamp diode (IN5817) to prevent REFIN from substantially exceeding AGND. Table 1. Address vs. Channel Selection (see Figure 4) | | A2 | A1 | A0 | SE/DIFF | AINO | AlN1 | AIN2 | AIN3 | AIN4 | AIN5 | AIN6 | AIN7 | COM | |---------------|----|----|----|---------|------|------|-----------|---------|---------|------|------|---------|---------------| | MAX180/MAX181 | 0 | 0 | 0 | 0 | + | | | | | | | | _ | | MAX180/MAX181 | 0 | 0 | 1 | 0 | | + | | | | | | <b></b> | | | MAX180/MAX181 | 0 | 1 | 0 | 0 | | | + | | | | | - | | | MAX180/MAX181 | 0 | 1 | 1 | 0 | | | | + | | | | | | | MAX180/MAX181 | 1 | 0 | 0 | 0 | | | | | + | | | | | | MAX180/MAX181 | 1 | 0 | 1 | 0 | | | | | | + | | | | | MAX180 | 1 | 1 | 0 | 0 | | | | | | | + | | | | MAX,181 | 1 | 1 | 0 | 0 | | М | UXOUT | CONNEC | TED TO | AGND | | | +,- | | MAX180 | 1 | 1 | 1 | 0 | | | | | | | | + | <u></u> | | MAX181 | 1 | 1 | 1 | 0 | | C | H 0-5. AN | ID MUXO | OUT ARE | OPEN | | | | | MAX180/MAX181 | 0 | 0 | 0 | 1 | + | _ | | | | | | | | | MAX180/MAX181 | 0 | 0 | 1 | 1 | _ | + | | | | | | | | | MAX180/MAX181 | 0 | 1 | 0 | 1 | | | + | _ | | | | | | | MAX180/MAX181 | 0 | 1 | 1 | 1 | - | | _ | + | | | | | | | MAX180/MAX181 | 1 | 0 | 0 | 1 | | | | | + | _ | | | | | MAX180/MAX181 | 1 | 0′ | 1 | 1 | | | | | _ | + | | | | | MAX180 | 1 | 1 | 0 | 1 | | | | | | | + | | | | MAX180 | 1 | 1 | 1 | 1 | | | | | | | | + | | | MAX181 | 1 | 1 | 0 | 1 | | M | JXOUT ( | CONNEC | TED TO | AGND | | | +, - | | MAX181 | 1 | 1 | 1 | 1 | | | | ID MUXC | | | | | _ <del></del> | Figure 5. Multiplexer channel configuration Figure 6. Input/Output Port Mode (12-Bit-Wide Data Bus Shown) Figure 7a. Input/Output Port-Mode timing, parallel read (MODE = 1, HBEN = 0). Figure 7b. Input/Output Port-Mode timing, two-byte read (MODE = 1). ZVIZIXIZVI -\_\_\_\_\_\_\_7-119 Figure 8a. Slow Memory Mode timing, parallel read (MODE = 0, HBEN = 0). Figure 8b. Slow Memory Mode timing, two-byte read (MODE = 0). Figure 9a. ROM Mode timing, parallel read (MODE = 0, HBEN = 0). Figure 9b. ROM Mode timing, two-byte read (MODE = 0). MINIXIM . Figure 10a. Asynchronous Hold Mode timing, parallel read (MODE = open circuit) Figure 10b. Asynchronous Hold Mode timing, two-byte read (MODE = open circuit) Figure 11. CS, RD, or WR to CLK Setup and Hold Time for Synchronous Operation ## \_\_\_\_\_Digital Interface Input/Output Port Mode (MODE = 1) In this mode, data inputs and outputs are usually connected together (Figure 6), and the µP writes the configuration data to the DAS internal register with a write instruction (Figure 7). This starts a conversion, as indicated by the high-to-low transition of BUSY. The mux connects the selected input channel to the T/H, which acquires the signal during the first 3 clock cycles. On the falling edge of the 3rd clock, the T/H switches to hold mode, and the A/D conversion starts. 15 clock cycles after WR goes high, BUSY goes high, and the conversion result latches into three-state output buffers. The uP can then access the conversion result with a read instruction. For 16-bit bus operation, HBEN = 0, and the 12-bit result is read directly. For 8-bit bus operation, HBEN = 0 during the conversion, and the read instruction returns the 8 LSBs. A second read with HBEN = 1 returns the 4 MSBs in the low nibble. Note: In any mode, HBEN = 1 disables conversion start. The DAS internal register is 5 bits wide: 3 bits for the analogchannel address, 1 bit for single-ended/differential mux operation, and 1 bit for unipolar/bipolar A/D operation. ## Slow Memory Mode (MODE = 0) The DAS appears to the $\mu P$ as memory or as a slow peripheral in memory mode. The 5 configuration bits can be preset by an external data latch, a decoded device address, or any external selection logic. A read instruction initiates a conversion as shown in Figure 8. In this mode, the $\overline{WR}$ input functions as the $\overline{RDY}$ output and goes low when $\overline{CS}$ goes low. $\overline{BUSY}$ goes low after $\overline{RD}$ goes low, indicating the beginning of a signal acquisition cycle, and can be used to place the $\mu P$ into a wait state. When the conversion is complete, $\overline{BUSY}$ releases the $\mu P$ from its wait state. The $\mu P$ can then access the conversion result with a read instruction. For 16-bit bus operation, HBEN = 0, and the 12-bit result is read directly. For 8-bit bus operation, HBEN = 0 during the conversion, and the read instruction returns the 8 LSBs. A second read with HBEN = 1 returns the 4 MSBs in the low nibble. Note: In any mode, HBEN = 1 disables conversion start. ## ROM Mode, Parallel Read (MODE = 0) ROM mode avoids using $\mu P$ wait states. A conversion starts with a read instruction, and the 12 data bits from the previous conversion appear at D11-D0. The data from the first read in a sequence is often disregarded when ROM mode is used. A second read accesses the results of the first conversion and starts a new conversion. The time between successive reads must be longer than the conversion time of the MAX180/MAX181 (Figure 9a, 16-bit bus). ## ROM Mode, 2-Byte Read (MODE = 0) As in memory mode, only D7-D0 are used for a 2-byte read. A conversion starts with a read instruction when HBEN is low. At this point, the data outputs contain the 8 LSBs from the previous conversion. Two more read operations are needed to access the conversion result. The first, with HBEN high, accesses the 4 MSBs with 4 leading zeros. The second read, with HBEN low, outputs the 8 LSBs and starts a new conversion. Figure 9b (8-bit bus) details this mode. ## Asynchronous Hold Mode (MODE = Open) Asynchronous hold mode is helpful when a precise or repeatable sample timing is required. Asynchronous hold is very similar to the I/O port mode, except two write instructions are required. The first write, with HBEN = 1, configures the MAX180/MAX181 and connects the selected channel to the T/H input; the second write, with HBEN = 0, places the T/H into hold and starts the conversion. In other words, the three-clock cycle delay for T/H acquisition can be changed by controlling when the second write instruction occurs. The falling edge of the second WR pulse places the T/H into hold (Figure 10). #### External Clock The range for the external clock duty cycle is between 20% and 80%. A precise square wave is not required. #### **Clock and Control Synchronization** For best analog performance, the MAX180/MAX181 clock should be synchronized to the $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and $\overline{\text{CS}}$ inputs (Figure 11) with at least 100ns separating convert start from the nearest clock edge. This synchronization ensures that transitions at CLKIN are not coupled to the analog input and sampled by the T/H. The magnitude of this feedthrough is only a few millivolts. If CLKIN and convert start ( $\overline{\text{CS}}$ , $\overline{\text{WR}}$ and $\overline{\text{RD}}$ ) are asynchronous, frequency components caused by mixing of the clock and convert signals can increase the apparent input noise. When the clock and convert signals are synchronized, small end-point errors (offset and full-scale) are the most that can be generated by clock feedthrough, but even these errors are eliminated by ensuring that the start of a conversion (RD or WR and CS falling edge) does not occur within 100ns of a clock transition (Figure 11). #### **Output Data Format** The 12 data bits can be output either in full parallel or as two 8-bit bytes. Table 2 shows the data-bus output format. To obtain parallel output for 16-bit $\mu$ Ps, HBEN is tied low. Note: The output data, D11-D0, is right-justified (i.e. D0, the LSB, is the right-most bit in the 16-bit word). A two-byte read makes use of outputs D7-D0. Byte selection is controlled by HBEN, which multiplexes the data outputs. When HBEN is low, the lower 8 bits appear at the data outputs. When HBEN is high, the upper 4 bits appear at D0-D3 with the leading 4 bits low in locations D4-D7. Note: The 4 MSBs always appear at D11-D8 when the outputs are enabled, regardless of the state of HBEN. # \_\_\_\_\_ Application Hints Initialization After Power-Up In some applications, power is removed from the ADC during periods of inactivity to conserve power. This is increasingly common in battery-powered systems. To initialize the MAX180/MAX181 at power-up, execute a read operation with HBEN low, ignoring the data outputs. #### **Minimizing System-Induced Noise** The MAX180/MAX181 are insensitive to most noise sources, especially when the layout, bypass, and grounding recommendations are followed. The following practices should also be considered: - Minimize digital activity during conversion, especially activity that is asynchronous with the MAX180/MAX181 clock. - Avoid data-bus activity within ±20ns of the CLKIN falling edge. If the data bus connected to the ADC is active during a conversion, coupling from the data pins to the ADC comparator can cause errors. Using slow-memory mode avoids this problem by placing the $\mu P$ in a wait state during the conversion. In ROM mode, the bus should be isolated from the ADC using three-state drivers if the data bus is active during the conversion. In ROM mode, the ADC generates considerable digital noise when $\overline{RD}$ or $\overline{CS}$ go high and the output data drivers are disabled after conversion start. This noise can affect the ADC comparator and cause large errors if it coincides with the SAR latching a comparator decision. To prevent this, $\overline{RD}$ and $\overline{CS}$ should be active for less than one clock cycle. If this is not possible, $\overline{RD}$ or $\overline{CS}$ should go high on a rising edge of CLKIN because the comparator output is latched on the falling edge of CLKIN. Table 2. Data-Bus Output, CS & RD = LOW | DIP Pin # | Pin 16 | Pin 17 | Pin 18 | Pin 19 | Pin 21 | Pin 22 | Pin 23 | Pin 24 | Pin 25 | Pin 26 | Pin 27 | Pin 28 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | Pin Label* | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | HBEN = LOW** | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | HBEN = HIGH** | D11 | D10 | D9 | D8 | LOW | LOW | LOW | LOW | D11 | D10 | D9 | D8 | Note: \* D11-D0 are the ADC data output pin names \*\* D11-D0 are the 12-bit conversion results. D11 is the MSB. ### Layout, Grounding, Bypassing Use printed circuit boards for best system performance; wire-wrap boards are not recommended. The board layout should ensure that digital- and analog-signal lines are separated as much as possible. Do not run analog and digital (especially clock) lines parallel to one another or digital lines underneath the ADC package. Figure 12a shows the recommended system-ground connections. A single-point analog STAR ground should be established at AGND, separate from the logic ground. All other analog grounds and DGND should be connected to this STAR ground, and no other digital system grounds should be connected here. For noise-free operation, the ground return to the power supply from this STAR ground should be low impedance and as short as possible. The ADC's high-speed comparator is sensitive to high-frequency noise in the VDD and VSS power supplies. These supplies should be bypassed to the analog STAR ground with $0.1 \mu F$ and $47 \mu F$ bypass capacitors. Minimize capacitor lead length for best supply noise rejection. If the 5V power supply is very noisy, connect a small $(10\Omega)$ resistor to filter the noise (Figure 12b). ### **Gain and Offset Adjustment** Figure 13 plots the nominal unipolar I/O transfer function of the MAX180/MAX181. Code transitions occur halfway between successive integer LSB values. Output coding for unipolar operation is natural binary with 1LSB = 1.22mV (5V/4096). Figure 14 shows the bipolar-input transfer function, where output coding is twos-complement Figure 12a. Recommended Grounding and Ground Plane Figure 12b. Power-Supply Grounding If offset and gain adjustments are not desired, connect OFFADJ and REFADJ to VDD. Figure 15's circuit provides $\pm 1.2\%$ ( $\pm 50$ LSBs) of adjustment range for gain and $\pm 0.44\%$ ( $\pm 18$ LSBs) of adjustment range for offset. This is ideal for applications that require gain (full-scale range) or offset adjustment. If the adjustment inputs are used, bypass to AGND with a $0.1\mu F$ capacitor. Offset should be adjusted before gain. For the 0V to 5V input range, apply LSB (0.61mV) to the analog input, and adjust R1 so the digital output code changes between 0000 0000 0000 and 0000 0000 0001. To adjust full scale, apply FS - 1LSB (4.99817V), and adjust R2 until the output code changes between 1111 1111 1110 and 1111 1111. There may be a slight interaction between the adjustments. To adjust bipolar (±2.5V) offset, apply LSB (0.61mV) to the analog input, and adjust R1 until the output code switches between 0000 0000 0000 and 0000 0000 0001. For full scale, apply FS - 1LSB (2.49817V) to the input, and adjust R2 so the output code switches between 0111 1111 1110 and 0111 1111 1111 (Figure 15). There may be some interaction between these adjustments. If an external reference is used, adjust gain by varying the value of the reference instead of R2. ## **Dynamic Performance** Wide-bandwidth analog input and 100kHz throughput make the MAX180/MAX181 ideal for wideband-signal processing. To support these and other related applications, fast Fourier transform (FFT) test techniques guarantee the ADC's dynamic frequency response, distortion, and noise at the rated throughput. Specifically, this involves applying a low-distortion sine wave to the ADC input and recording the digital conversion results for a specified time. The data is then analyzed using an FFT algorithm that determines its spectral content. Conversion errors are seen as spectral elements outside of the fundamental input frequency. ADCs have traditionally been evaluated by specifications such as zero and full-scale error and integral (INL) and differential (DNL) nonlinearity. Such parameters are widely accepted for specifying performance with DC and slowly varying signals, but less useful in signal-processing applications where the ADC's impact on the system transfer function is the main concern. The significance of the various DC parameters does not translate well to the dynamic case, so different tests are required. Figure 13. MAX180/MAX181 Unipolar Transfer Function Figure 14. MAX180/MAX181 Bipolar Transfer Function #### Signal-to-Noise Ratio and Effective Number of Bits Signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental frequency to the RMS amplitude of all other ADC spectral components, excluding harmonics. The output band is limited to frequencies above DC and below one-half the ADC sample (conversion) rate. This band includes both distortion and noise components. For this reason, the signal-to-noise and distortion ratio (SINAD) is a better measure of the ADC's performance. The theoretical minimum ADC noise is caused by quantization error and is a direct result of the ADC's resolution: $$SNR = (6.02N + 1.76)dB$$ where N is the number of bits of resolution. A perfect 12-bit ADC can therefore do no better than 74dB. Figure 16 shows the result of sampling a pure 10kHz sinusoid at a 100kHz rate with the MAX180/MAX181. An output FFT plot shows the relative output amplitude at discrete spectral frequencies (Figure 16). By transposing the equation that converts resolution to SNR, we can determine the effective resolution (effective number of bits) the ADC provides from the measured SNR: N = (SNR - 1.76)/6.02. Figure 17 shows the effective number of bits as a function of the input frequency for the MAX180/MAX181. #### **Total Harmonic Distortion** Total harmonic distortion (THD) is the ratio of the RMS sum of all the harmonics (in the frequency band above DC and below one-half the sample rate) to the RMS O1µF PIN DIP Figure 15. Offset and Gain Adjustment amplitude of the fundamental frequency. This is expressed as: THD = 20Log $$\sqrt{(V_2^2 + V_3^2 + ... + V_N^2)}$$ where $V_1$ is the fundamental RMS amplitude, and $V_2$ to $V_N$ are the amplitudes of the 2nd through Nth harmonics. ### Spurious-Free Dynamic Range Spurious-free dynamic range is the ratio of the fundamental RMS amplitude to the amplitude of the next largest spectral component (in the frequency band above DC and below one-half the sample rate). Usually this peak occurs at some harmonic of the input frequency. But if Figure 16. FFT Plot for the MAX180/MAX181 Figure 17. MAX180/MAX181 Effective Bits vs. Input Frequency 7-127 ## **Typical Applications** Figure 18a. MAX181 operating as a 6-channel programmable gain ADC. Gains are 1, 2, 4, 8, 16, 32, 64, and 128. Figure 18b. MAX181 operating as a single-channel programmable gain ADC. Gains are 1, 2, 4, 16, and 32. ## Pin Configurations (continued) ## **Ordering Information (continued)** | PART | TEMP. RANGE | PIN-PACKAGE | ERROR<br>(LSBs) | |------------|-----------------|----------------|-----------------| | MAX180CCQH | 0°C to +70°C | 44 PLCC | ±1 | | MAX180CC/D | 0°C to +70°C | Dice* | ±1 | | MAX180AEPL | -40°C to +85°C | 40 Plastic DIP | ±1/2 | | MAX180BEPL | -40°C to +85°C | 40 Plastic DIP | ±1 | | MAX180CEPL | -40°C to +85°C | 40 Plastic DIP | ±1 | | MAX180AEQH | -40°C to +85°C | 44 PLCC | ±1/2 | | MAX180BEQH | -40°C to +85°C | 44 PLCC | ±1 | | MAX180CEQH | -40°C to +85°C | 44 PLCC | ±1 | | MAX180AMJL | -55°C to +125°C | 40 CERDIP** | ±1/2 | | MAX180BMJL | -55°C to +125°C | 40 CERDIP** | ±1 | | MAX180CMJL | -55°C to +125°C | 40 CERDIP** | ±1 | | MAX181ACPL | 0°C to +70°C | 40 Plastic DIP | ±1/2 | | MAX181BCPL | 0°C to +70°C | 40 Plastic DIP | ±1 | | MAX181CCPL | 0°C to +70°C | 40 Plastic DIP | ±1 | | MAX181ACQH | 0°C to +70°C | 44 PLCC | ±1/2 | | MAX181BCQH | 0°C to +70°C | 44 PLCC | ±1 | | MAX181CCQH | 0°C to +70°C | 44 PLCC | ±1 | | MAX181CC/D | 0°C to +70°C | Dice* | ±1 | | MAX181AEPL | -40°C to +85°C | 40 Plastic DIP | ±1/2 | | MAX181BEPL | -40°C to +85°C | 40 Plastic DIP | ±1 | | MAX181CEPL | -40°C to +85°C | 40 Plastic DIP | ±1 | | MAX181AEQH | -40°C to +85°C | 44 PLCC | ±1/2 | | MAX181BEQH | -40°C to +85°C | 44 PLCC | ±1 | | MAX181CEQH | -40°C to +85°C | 44 PLCC | ±1 | | MAX181AMJL | -55°C to +125°C | 40 CERDIP** | ±1/2 | | MAX181BMJL | -55°C to +125°C | 40 CERDIP** | ±1 | | MAX181CMJL | -55°C to +125°C | 40 CERDIP** | ±1 | Contact factory for dice specifications. ## (4.064 mm) • MAX180 •• MAX181 Chip Topography <sup>\*\*</sup> Contact factory for availability and processing to MIL-STD-883.